Parameters |
Package / Case |
20-SOIC (0.295, 7.50mm Width) |
Number of Pins |
20 |
Weight |
500.709277mg |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tape & Reel (TR) |
Series |
74FCT |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
20 |
ECCN Code |
EAR99 |
Type |
D-Type |
Subcategory |
FF/Latches |
Packing Method |
TR |
Technology |
CMOS |
Voltage - Supply |
4.75V~5.25V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
5V |
Time@Peak Reflow Temperature-Max (s) |
NOT SPECIFIED |
Base Part Number |
74FCT273 |
Function |
Master Reset |
Qualification Status |
Not Qualified |
Output Type |
Non-Inverted |
Operating Supply Voltage |
5V |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Power Supplies |
5V |
Load Capacitance |
50pF |
Output Current |
64mA |
Number of Bits |
8 |
Propagation Delay |
7.2 ns |
Turn On Delay Time |
2 ns |
Family |
FCT |
Current - Quiescent (Iq) |
200μA |
Current - Output High, Low |
32mA 64mA |
Max I(ol) |
0.064 A |
Max Propagation Delay @ V, Max CL |
7.2ns @ 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
5pF |
Power Supply Current-Max (ICC) |
0.2mA |
Number of Input Lines |
8 |
Clock Edge Trigger Type |
Positive Edge |
Height |
2.65mm |
Length |
12.8mm |
Width |
7.5mm |
Thickness |
2.35mm |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 3 days ago) |
Contact Plating |
Gold |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
CY74FCT273ATSOCT Overview
The flip flop is packaged in 20-SOIC (0.295, 7.50mm Width). The Tape & Reel (TR)package contains it. Non-Invertedis the output configured for it. The trigger it is configured with uses Positive Edge. There is an electronic component mounted in the way of Surface Mount. The JK flip flop operates with an input voltage of 4.75V~5.25V volts. -40°C~85°C TAis the operating temperature. D-Typeis the type of this D latch. In FPGA terms, D flip flop is a type of 74FCTseries FPGA. In total, it contains 1 elements. As a result, it consumes 200μA of quiescent current without being affected by external factors. There are 20 terminations, which are the practice of ending a transmission line with a device that matches the characteristic impedance of the line. The 74FCT273 family contains it. The power supply voltage is 5V. The input capacitance of this JK flip flopis 5pF farads. In terms of electronic devices, this device belongs to the FCTfamily of devices. There is an electronic part mounted in the way of Surface Mount. The electronic flip flop is designed with pins 20. The clock edge trigger type for this device is Positive Edge. It is included in FF/Latches. The flip flop is designed with 8bits. A reliable performance of this D flip flop makes it well suited for use in TR. In order for the device to operate, it requires 5V power supplies. In order to achieve high efficiency, the supply voltage should be maintained at 5V. With an output current of 64mA, it is possible to design the device in any way you want. Currently, there are 8 input lines present.
CY74FCT273ATSOCT Features
Tape & Reel (TR) package
74FCT series
20 pins
8 Bits
5V power supplies
CY74FCT273ATSOCT Applications
There are a lot of Texas Instruments CY74FCT273ATSOCT Flip Flops applications.
- Latch
- Reduced system switching noise
- Supports Live Insertion
- Dynamic threshold performance
- 2 – Bit synchronous counter
- Single Down Count-Control Line
- Instrumentation
- Counters
- ESCC
- Buffered Clock