Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 3 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-SOIC (0.295, 7.50mm Width) |
Number of Pins |
20 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
1997 |
Series |
100LVEL |
JESD-609 Code |
e3 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
3 (168 Hours) |
Number of Terminations |
20 |
Type |
D-Type |
Terminal Finish |
Tin (Sn) |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -3V TO -3.8V |
Subcategory |
FF/Latches |
Packing Method |
RAIL |
Technology |
ECL |
Voltage - Supply |
-3V~-3.8V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
3.3V |
Time@Peak Reflow Temperature-Max (s) |
40 |
Base Part Number |
100LVEL29 |
Function |
Set(Preset) and Reset |
Output Type |
Differential |
Operating Supply Voltage |
3.3V |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
3.8V |
Supply Voltage-Min (Vsup) |
3V |
Number of Circuits |
2 |
Output Current |
50mA |
Clock Frequency |
1.1GHz |
Propagation Delay |
700 ps |
Turn On Delay Time |
580 ps |
Logic Function |
AND, D-Type, Flip-Flop |
Output Characteristics |
OPEN-EMITTER |
Halogen Free |
Halogen Free |
Number of Bits per Element |
1 |
Trigger Type |
Positive Edge |
High Level Output Current |
50mA |
Low Level Output Current |
50mA |
Clock Edge Trigger Type |
Positive Edge |
Height |
2.4mm |
Length |
12.95mm |
Width |
7.6mm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
MC100LVEL29DWG Overview
The flip flop is packaged in a case of 20-SOIC (0.295, 7.50mm Width). D flip flop is embedded in the Tube package. T flip flop uses Differentialas its output configuration. It is configured with a trigger that uses Positive Edge. Surface Mountmounts this electrical part. With a supply voltage of -3V~-3.8V volts, it operates. A temperature of -40°C~85°C TAis considered to be the operating temperature. A flip flop of this type is classified as a D-Type. In FPGA terms, D flip flop is a type of 100LVELseries FPGA. In order for it to function properly, its output frequency should not exceed 1.1GHz. There have been 20 terminations. This D latch belongs to the family of 100LVEL29. Power is supplied from a voltage of 3.3V volts. In this case, the electronic component is mounted in the way of Surface Mount. It is designed with 20 pins. Its clock edge trigger type is Positive Edge. This RS flip flops is a part number FF/Latches. As soon as Vsup reaches 3.8V, the maximum supply voltage is reached. The supply voltage (Vsup) should be kept above 3V for normal operation. To achieve this superior flexibility, 2 circuits are used. Considering its reliability, this T flip flop is well suited for RAIL. High efficiency requires the supply voltage to be maintained at 3.3V. The output current of 50mA makes it feature maximum design flexibility. In addition, NECL MODE: VCC = 0V WITH VEE = -3V TO -3.8Vis a characteristic of it. There is 50mA output current at the high level. 50mAis set as the low level output current.
MC100LVEL29DWG Features
Tube package
100LVEL series
20 pins
MC100LVEL29DWG Applications
There are a lot of ON Semiconductor MC100LVEL29DWG Flip Flops applications.
- Functionally equivalent to the MC10/100EL29
- Storage registers
- Memory
- Set-reset capability
- Computing
- Registers
- Single Down Count-Control Line
- Balanced Propagation Delays
- Frequency Dividers
- Cold spare funcion