Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 3 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-SOIC (0.295, 7.50mm Width) |
Number of Pins |
20 |
Weight |
500.709277mg |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Series |
74ALVCH |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
20 |
Termination |
SMD/SMT |
Type |
D-Type |
Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
Subcategory |
FF/Latches |
Technology |
CMOS |
Voltage - Supply |
1.65V~3.6V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
1.8V |
Base Part Number |
74ALVCH374 |
Function |
Standard |
Output Type |
Tri-State, Non-Inverted |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Number of Circuits |
8 |
Load Capacitance |
50pF |
Number of Ports |
2 |
Output Current |
24mA |
Number of Bits |
8 |
Clock Frequency |
150MHz |
Propagation Delay |
3.6 ns |
Turn On Delay Time |
1.1 ns |
Family |
ALVC/VCX/A |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
10μA |
Current - Output High, Low |
24mA 24mA |
Max I(ol) |
0.024 A |
Max Propagation Delay @ V, Max CL |
3.6ns @ 3.3V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
5pF |
Number of Input Lines |
3 |
Count Direction |
UNIDIRECTIONAL |
Clock Edge Trigger Type |
Positive Edge |
Translation |
N/A |
Height |
2.65mm |
Length |
12.8mm |
Width |
7.5mm |
Thickness |
2.35mm |
Radiation Hardening |
No |
REACH SVHC |
No SVHC |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
SN74ALVCH374DW Overview
The flip flop is packaged in 20-SOIC (0.295, 7.50mm Width). D flip flop is embedded in the Tube package. T flip flop uses Tri-State, Non-Invertedas its output configuration. It is configured with a trigger that uses Positive Edge. There is an electrical part that is mounted in the way of Surface Mount. The JK flip flop operates at a voltage of 1.65V~3.6V. It is at -40°C~85°C TAdegrees Celsius that the system is operating. This logic flip flop is classified as type D-Type. The 74ALVCHseries comprises this type of FPGA. This D flip flop should not have a frequency greater than 150MHz. A total of 1elements are contained within it. This process consumes 10μA quiescents. In 20terminations, a transmission line is terminated with a JK flip flop that matches its characteristic impedance. D latch belongs to the 74ALVCH374 family. A voltage of 1.8V is used as the power supply for this D latch. The input capacitance of this JK flip flopis 5pF farads. A device of this type belongs to the family of ALVC/VCX/A. There is an electronic component mounted in the way of Surface Mount. The electronic flip flop is designed with pins 20. The clock edge trigger type for this device is Positive Edge. There is a base part number FF/Latchesfor the RS flip flops. An electronic part with 8bits has been designed. The superior flexibility of this product is achieved by using 8 circuits. A total of 2ports are embedded in the D flip flop. The 24mA output current allows it to be designed with the greatest amount of flexibility. As of now, there are 3input lines.
SN74ALVCH374DW Features
Tube package
74ALVCH series
20 pins
8 Bits
SN74ALVCH374DW Applications
There are a lot of Texas Instruments SN74ALVCH374DW Flip Flops applications.
- Storage registers
- ESD performance
- QML qualified product
- Counters
- Guaranteed simultaneous switching noise level
- Digital electronics systems
- Supports Live Insertion
- Circuit Design
- Event Detectors
- Synchronous counter