Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 3 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-SSOP (0.209, 5.30mm Width) |
Number of Pins |
20 |
Weight |
156.687814mg |
Operating Temperature |
-40°C~125°C TA |
Packaging |
Tape & Reel (TR) |
Series |
74LV |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
20 |
Type |
D-Type |
Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
Subcategory |
FF/Latches |
Packing Method |
TR |
Technology |
CMOS |
Voltage - Supply |
2V~5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
2.5V |
Terminal Pitch |
0.65mm |
Time@Peak Reflow Temperature-Max (s) |
NOT SPECIFIED |
Base Part Number |
74LV273 |
Function |
Master Reset |
Qualification Status |
Not Qualified |
Output Type |
Non-Inverted |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
3.3V |
Supply Voltage-Min (Vsup) |
2V |
Number of Circuits |
8 |
Load Capacitance |
50pF |
Output Current |
12mA |
Number of Bits |
8 |
Clock Frequency |
160MHz |
Propagation Delay |
22.1 ns |
Turn On Delay Time |
4.8 ns |
Family |
LV/LV-A/LVX/H |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
20μA |
Current - Output High, Low |
12mA 12mA |
Max Propagation Delay @ V, Max CL |
11ns @ 5V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
2pF |
Number of Input Lines |
2 |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
45000000Hz |
Height |
2mm |
Length |
7.2mm |
Width |
5.3mm |
Thickness |
1.95mm |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
SN74LV273ADBRE4 Overview
20-SSOP (0.209, 5.30mm Width)is the packaging method. A package named Tape & Reel (TR)includes it. Currently, the output is configured to use Non-Inverted. It is configured with the trigger Positive Edge. There is an electronic component mounted in the way of Surface Mount. A supply voltage of 2V~5.5V is required for operation. It is operating at -40°C~125°C TA. The type of this D latch is D-Type. FPGAs belonging to the 74LVseries contain this type of chip. A frequency of 160MHzshould not be exceeded by its output. A total of 1 elements are present. There is a consumption of 20μAof quiescent energy. A total of 20terminations have been recorded. This D latch belongs to the family of 74LV273. It is powered from a supply voltage of 2.5V. This JK flip flop has a 2pFfarad input capacitance. The electronic device belongs to the LV/LV-A/LVX/Hfamily. It is mounted by the way of Surface Mount. This board is designed with 20pins on it. In this device, the clock edge trigger type is Positive Edge. This part is included in FF/Latches. 8bits are used in its design. As soon as 5.5Vis reached, Vsup reaches its maximum value. Keeping the supply voltage (Vsup) above 2V is necessary for normal operation. Due to its superior flexibility, it uses 8 circuits. A reliable performance of this D flip flop makes it well suited for use in TR. In order for the device to operate, it requires 3.3V power supplies. Its output current of 12mAallows for maximum design flexibility. Currently, there are 2 input lines present.
SN74LV273ADBRE4 Features
Tape & Reel (TR) package
74LV series
20 pins
8 Bits
3.3V power supplies
SN74LV273ADBRE4 Applications
There are a lot of Texas Instruments SN74LV273ADBRE4 Flip Flops applications.
- Test & Measurement
- Divide a clock signal by 2 or 4
- QML qualified product
- Bus hold
- Pattern generators
- Guaranteed simultaneous switching noise level
- Patented noise
- Clock pulse
- Synchronous counter
- ESD performance