Parameters |
Factory Lead Time |
1 Week |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
48-BSSOP (0.295, 7.50mm Width) |
Number of Pins |
48 |
Weight |
600.301152mg |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Series |
74LVC |
JESD-609 Code |
e4 |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
48 |
Type |
D-Type |
Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
Subcategory |
FF/Latches |
Technology |
CMOS |
Voltage - Supply |
1.65V~3.6V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
1.8V |
Terminal Pitch |
0.635mm |
Base Part Number |
74LVC16374 |
Function |
Standard |
Output Type |
Tri-State, Non-Inverted |
Number of Elements |
2 |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
3.6V |
Power Supplies |
3.3V |
Load Capacitance |
50pF |
Number of Ports |
2 |
Output Current |
24mA |
Number of Bits |
16 |
Clock Frequency |
150MHz |
Propagation Delay |
4.9 ns |
Turn On Delay Time |
1.5 ns |
Family |
LVC/LCX/Z |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
20μA |
Output Characteristics |
3-STATE |
Current - Output High, Low |
24mA 24mA |
Number of Bits per Element |
8 |
Max Propagation Delay @ V, Max CL |
4.5ns @ 3.3V, 50pF |
Prop. Delay@Nom-Sup |
4.5 ns |
Trigger Type |
Positive Edge |
Input Capacitance |
5pF |
Number of Input Lines |
1 |
Count Direction |
UNIDIRECTIONAL |
Clock Edge Trigger Type |
Positive Edge |
Translation |
N/A |
Height |
2.59mm |
Length |
15.88mm |
Width |
7.49mm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
SN74LVC16374ADLG4 Overview
The flip flop is packaged in 48-BSSOP (0.295, 7.50mm Width). You can find it in the Tubepackage. T flip flop uses Tri-State, Non-Invertedas its output configuration. This trigger uses the value Positive Edge. There is an electronic component mounted in the way of Surface Mount. A 1.65V~3.6Vsupply voltage is required for it to operate. It is operating at -40°C~85°C TA. D-Typedescribes this flip flop. JK flip flop is a part of the 74LVCseries of FPGAs. You should not exceed 150MHzin its output frequency. The element count is 2 . As a result, it consumes 20μA quiescent current and is not affected by external forces. There are 48 terminations, which are the practice of ending a transmission line with a device that matches the characteristic impedance of the line. Members of the 74LVC16374family make up this object. A voltage of 1.8V is used to power it. The input capacitance of this T flip flop is 5pF farads, which is defined as the capacitance between the input terminals of an op amp with either input grounded. A device of this type belongs to the family of LVC/LCX/Z. It is mounted by the way of Surface Mount. It is designed with 48 pins. The clock edge trigger type for this device is Positive Edge. This RS flip flops is a part number FF/Latches. 16bits are used in its design. As soon as Vsup reaches 3.6V, the maximum supply voltage is reached. A power supply of 3.3Vis required to operate it. This flip flop has a total of 2ports. As a result of its output current of 24mA, it is very flexible in terms of design. As of now, there are 1input lines.
SN74LVC16374ADLG4 Features
Tube package
74LVC series
48 pins
16 Bits
3.3V power supplies
SN74LVC16374ADLG4 Applications
There are a lot of Texas Instruments SN74LVC16374ADLG4 Flip Flops applications.
- Reduced system switching noise
- Guaranteed simultaneous switching noise level
- Set-reset capability
- Computers
- Instrumentation
- Parallel data storage
- Consumer
- Counters
- Safety Clamp
- Clock pulse