Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 3 days ago) |
Contact Plating |
Gold |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
14-TSSOP (0.173, 4.40mm Width) |
Number of Pins |
14 |
Weight |
57.209338mg |
Operating Temperature |
-40°C~125°C TA |
Packaging |
Tape & Reel (TR) |
Series |
74LVC |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
14 |
ECCN Code |
EAR99 |
Type |
D-Type |
Subcategory |
FF/Latches |
Packing Method |
TR |
Technology |
CMOS |
Voltage - Supply |
1.65V~3.6V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
1.8V |
Base Part Number |
74LVC74 |
Function |
Set(Preset) and Reset |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
3.6V |
Power Supplies |
3.3V |
Number of Circuits |
2 |
Load Capacitance |
50pF |
Output Current |
24mA |
Clock Frequency |
100MHz |
Propagation Delay |
6 ns |
Quiescent Current |
10μA |
Turn On Delay Time |
1 ns |
Family |
LVC/LCX/Z |
Logic Function |
AND, D-Type, Flip-Flop |
Current - Output High, Low |
24mA 24mA |
Number of Bits per Element |
1 |
Max Propagation Delay @ V, Max CL |
5.2ns @ 3.3V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
5pF |
Number of Output Lines |
1 |
Clock Edge Trigger Type |
Positive Edge |
Height |
1.2mm |
Length |
5mm |
Width |
4.4mm |
Thickness |
1mm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
SN74LVC74APWRG4 Overview
The flip flop is packaged in 14-TSSOP (0.173, 4.40mm Width). It is included in the package Tape & Reel (TR). As configured, the output uses Differential. It is configured with the trigger Positive Edge. It is mounted in the way of Surface Mount. The JK flip flop operates with an input voltage of 1.65V~3.6V volts. -40°C~125°C TAis the operating temperature. D-Typeis the type of this D latch. In this case, it is a type of FPGA belonging to the 74LVC series. A frequency of 100MHzshould not be exceeded by its output. 14terminations have occurred. Members of the 74LVC74family make up this object. It is powered from a supply voltage of 1.8V. The input capacitance of this JK flip flopis 5pF farads. It is a member of the LVC/LCX/Zfamily of D flip flop. There is an electronic part mounted in the way of Surface Mount. There are 14pins on it. This device exhibits a clock edge trigger type of Positive Edge. There is a FF/Latchesbase part number assigned to the RS flip flops. There is a 3.6Vmaximum supply voltage (Vsup). 2 circuits are used to achieve its superior flexibility. Considering its reliability, this T flip flop is well suited for TR. It runs on 3.3Vvolts of power. In addition to its maximum design flexibility, the output current of the T flip flop is 24mA. It has 1 output lines to operate. Quiescent current is consumed by the D latch in the amount of 10μA.
SN74LVC74APWRG4 Features
Tape & Reel (TR) package
74LVC series
14 pins
3.3V power supplies
SN74LVC74APWRG4 Applications
There are a lot of Texas Instruments SN74LVC74APWRG4 Flip Flops applications.
- Functionally equivalent to the MC10/100EL29
- Load Control
- Power down protection
- Computing
- Storage Registers
- Divide a clock signal by 2 or 4
- Single Down Count-Control Line
- Data Synchronizers
- Modulo – n – counter
- Test & Measurement