Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 5 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-SOIC (0.295, 7.50mm Width) |
Number of Pins |
20 |
Weight |
500.709277mg |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Series |
74LVTH |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
20 |
ECCN Code |
EAR99 |
Type |
D-Type |
Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
Subcategory |
FF/Latches |
Technology |
BICMOS |
Voltage - Supply |
2.7V~3.6V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
3.3V |
Base Part Number |
74LVTH374 |
Function |
Standard |
Output Type |
Tri-State, Non-Inverted |
Operating Supply Voltage |
3.3V |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Supply Voltage-Min (Vsup) |
2.7V |
Number of Circuits |
8 |
Load Capacitance |
50pF |
Number of Ports |
2 |
Output Current |
64mA |
Number of Bits |
8 |
Clock Frequency |
150MHz |
Propagation Delay |
2.9 ns |
Turn On Delay Time |
2.9 ns |
Family |
LVT |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
190μA |
Current - Output High, Low |
32mA 64mA |
Max I(ol) |
0.064 A |
Max Propagation Delay @ V, Max CL |
4.5ns @ 3.3V, 50pF |
Prop. Delay@Nom-Sup |
4.5 ns |
Trigger Type |
Positive Edge |
Input Capacitance |
3pF |
Power Supply Current-Max (ICC) |
5mA |
Number of Output Lines |
3 |
Count Direction |
UNIDIRECTIONAL |
Clock Edge Trigger Type |
Positive Edge |
Translation |
N/A |
Height |
2.65mm |
Length |
12.8mm |
Width |
7.5mm |
Thickness |
2.35mm |
Radiation Hardening |
No |
REACH SVHC |
No SVHC |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
SN74LVTH374DW Overview
The flip flop is packaged in 20-SOIC (0.295, 7.50mm Width). You can find it in the Tubepackage. Currently, the output is configured to use Tri-State, Non-Inverted. It is configured with the trigger Positive Edge. There is an electrical part that is mounted in the way of Surface Mount. The JK flip flop operates at 2.7V~3.6Vvolts. It is operating at a temperature of -40°C~85°C TA. There is D-Type type of electronic flip flop associated with this device. JK flip flop belongs to the 74LVTHseries of FPGAs. It should not exceed 150MHzin terms of its output frequency. A total of 1 elements are present. It consumes 190μA of quiescent A total of 20 terminations have been made. This D latch belongs to the family of 74LVTH374. A voltage of 3.3V provides power to the D latch. A JK flip flop with a 3pFfarad input capacitance is used here. It belongs to the family of electronic devices known as LVT. There is an electronic part that is mounted in the way of Surface Mount. 20pins are included in its design. Its clock edge trigger type is Positive Edge. This part is included in FF/Latches. There are 8bits in its design. Normal operation requires a supply voltage (Vsup) above 2.7V. In order to achieve its superior flexibility, 8 circuits are used. The flip flop has 2ports embedded within it. If high efficiency is to be achieved, the supply voltage should be maintained at 3.3V. Featuring the maximum design flexibility, it has an output current of 64mA . In order for the chip to function, it has 3output lines.
SN74LVTH374DW Features
Tube package
74LVTH series
20 pins
8 Bits
SN74LVTH374DW Applications
There are a lot of Texas Instruments SN74LVTH374DW Flip Flops applications.
- Shift Registers
- Shift registers
- QML qualified product
- Divide a clock signal by 2 or 4
- Safety Clamp
- Counters
- Control circuits
- Individual Asynchronous Resets
- Event Detectors
- Circuit Design