Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 2 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-TSSOP (0.173, 4.40mm Width) |
Number of Pins |
20 |
Weight |
76.997305mg |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Series |
74LVTH |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
20 |
ECCN Code |
EAR99 |
Type |
D-Type |
Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
Subcategory |
Bus Driver/Transceiver |
Technology |
BICMOS |
Voltage - Supply |
2.7V~3.6V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
3.3V |
Terminal Pitch |
0.65mm |
Time@Peak Reflow Temperature-Max (s) |
NOT SPECIFIED |
Base Part Number |
74LVTH374 |
Function |
Standard |
Qualification Status |
Not Qualified |
Output Type |
Tri-State, Non-Inverted |
Operating Supply Voltage |
3.3V |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Supply Voltage-Min (Vsup) |
2.7V |
Number of Circuits |
8 |
Load Capacitance |
50pF |
Number of Ports |
2 |
Output Current |
64mA |
Number of Bits |
8 |
Clock Frequency |
150MHz |
Propagation Delay |
2.9 ns |
Turn On Delay Time |
2.9 ns |
Family |
LVT |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
190μA |
Current - Output High, Low |
32mA 64mA |
Max I(ol) |
0.064 A |
Max Propagation Delay @ V, Max CL |
4.5ns @ 3.3V, 50pF |
Prop. Delay@Nom-Sup |
4.5 ns |
Trigger Type |
Positive Edge |
Input Capacitance |
3pF |
Power Supply Current-Max (ICC) |
5mA |
Number of Output Lines |
3 |
Count Direction |
UNIDIRECTIONAL |
Clock Edge Trigger Type |
Positive Edge |
Translation |
N/A |
Height |
1.2mm |
Length |
6.5mm |
Width |
4.4mm |
Thickness |
1mm |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
SN74LVTH374PW Overview
It is packaged in the way of 20-TSSOP (0.173, 4.40mm Width). There is an embedded version in the package Tube. There is a Tri-State, Non-Invertedoutput configured with it. It is configured with a trigger that uses Positive Edge. In this case, the electronic component is mounted in the way of Surface Mount. The JK flip flop operates at a voltage of 2.7V~3.6V. -40°C~85°C TAis the operating temperature. A flip flop of this type is classified as a D-Type. This type of FPGA is a part of the 74LVTH series. You should not exceed 150MHzin its output frequency. D latch consists of 1 elements. As a result, it consumes 190μA quiescent current. A total of 20 terminations have been made. JK flip flop belongs to 74LVTH374 family. A voltage of 3.3V provides power to the D latch. This JK flip flop has a 3pFfarad input capacitance. An electronic device belonging to the family LVTcan be found here. It is mounted in the way of Surface Mount. Basically, it is designed with a set of 20 pins. The clock edge trigger type for this device is Positive Edge. It is included in Bus Driver/Transceiver. The design is based on 8bits. Keeping the supply voltage (Vsup) above 2.7V is necessary for normal operation. Due to its superior flexibility, it uses 8 circuits. There are 2 terminations, which are the practice of ending a transmission line with a device that matches the characteristic impedance of the line. In order to ensure high efficiency, the supply voltage should remain at 3.3V. With an output current of 64mA, it is possible to design the device in any way you want. It is designed with 3 output lines.
SN74LVTH374PW Features
Tube package
74LVTH series
20 pins
8 Bits
SN74LVTH374PW Applications
There are a lot of Texas Instruments SN74LVTH374PW Flip Flops applications.
- Balanced 24 mA output drivers
- Data Synchronizers
- Frequency Divider circuits
- Counters
- Divide a clock signal by 2 or 4
- Event Detectors
- Instrumentation
- Circuit Design
- ESCC
- Asynchronous counter