Parameters |
Contact Plating |
Gold |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
56-TFSOP (0.240, 6.10mm Width) |
Number of Pins |
56 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tape & Reel (TR) |
Series |
74ALVT |
JESD-609 Code |
e4 |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
56 |
Type |
D-Type |
Additional Feature |
USER SELECTABLE 3.3V VCC |
Subcategory |
FF/Latches |
Technology |
BICMOS |
Voltage - Supply |
2.3V~2.7V 3V~3.6V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
2.5V |
Terminal Pitch |
0.5mm |
Time@Peak Reflow Temperature-Max (s) |
30 |
Base Part Number |
74ALVT16821 |
Function |
Standard |
Output Type |
Tri-State, Non-Inverted |
Number of Elements |
2 |
Polarity |
Non-Inverting |
Load Capacitance |
50pF |
Number of Ports |
2 |
Number of Bits |
20 |
Clock Frequency |
150MHz |
Propagation Delay |
4.6 ns |
Quiescent Current |
5.1mA |
Turn On Delay Time |
1.7 ns |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
70μA |
Output Characteristics |
3-STATE |
Current - Output High, Low |
8mA 24mA; 32mA 64mA |
Max I(ol) |
0.064 A |
Max Propagation Delay @ V, Max CL |
3.2ns @ 3.3V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
3pF |
Number of Output Lines |
10 |
Clock Edge Trigger Type |
Positive Edge |
Length |
14mm |
Width |
6.1mm |
Radiation Hardening |
No |
RoHS Status |
RoHS Compliant |
Lead Free |
Lead Free |
74ALVT16821DGG,118 Overview
The flip flop is packaged in a case of 56-TFSOP (0.240, 6.10mm Width). It is included in the package Tape & Reel (TR). The output it is configured with uses Tri-State, Non-Inverted. Positive Edgeis the trigger it is configured with. Surface Mountis occupied by this electronic component. The JK flip flop operates at 2.3V~2.7V 3V~3.6Vvolts. In the operating environment, the temperature is -40°C~85°C TA. This logic flip flop is classified as type D-Type. FPGAs belonging to the 74ALVTseries contain this type of chip. Its output frequency should not exceed 150MHz Hz. A total of 2 elements are present. During its operation, it consumes 70μA quiescent energy. The number of terminations is 56. The 74ALVT16821 family contains it. An input voltage of 2.5Vpowers the D latch. The input capacitance of this T flip flop is 3pF farads, which is defined as the capacitance between the input terminals of an op amp with either input grounded. There is an electronic part that is mounted in the way of Surface Mount. The electronic flip flop is designed with pins 56. The clock edge trigger type for this device is Positive Edge. It is included in FF/Latches. It is designed with a number of bits of 20. This flip flop has a total of 2ports. There are 10 output Lines, which generate the binary equivalent of the input line whose value is equal to “1” and are available to encode either a decimal or hexadecimal input pattern to typically a binary or “B. C. D” (binary coded decimal) output code. It consumes 5.1mA current. In addition, USER SELECTABLE 3.3V VCCis a characteristic of it.
74ALVT16821DGG,118 Features
Tape & Reel (TR) package
74ALVT series
56 pins
20 Bits
74ALVT16821DGG,118 Applications
There are a lot of Nexperia USA Inc. 74ALVT16821DGG,118 Flip Flops applications.
- Control circuits
- Data storage
- Buffered Clock
- Functionally equivalent to the MC10/100EL29
- Load Control
- CMOS Process
- ESD protection
- Memory
- Counters
- Frequency Dividers