Parameters |
Mounting Type |
Surface Mount |
Package / Case |
16-SOIC (0.154, 3.90mm Width) |
Surface Mount |
YES |
Operating Temperature |
0°C~70°C TA |
Packaging |
Tube |
Series |
74F |
JESD-609 Code |
e3 |
Pbfree Code |
yes |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
16 |
Type |
JK Type |
Terminal Finish |
MATTE TIN |
Technology |
TTL |
Voltage - Supply |
4.5V~5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
5V |
Time@Peak Reflow Temperature-Max (s) |
NOT SPECIFIED |
Function |
Set(Preset) and Reset |
Qualification Status |
Not Qualified |
Output Type |
Differential |
Number of Elements |
2 |
Supply Voltage-Max (Vsup) |
5.5V |
Supply Voltage-Min (Vsup) |
4.5V |
Clock Frequency |
105MHz |
Family |
F/FAST |
Current - Quiescent (Iq) |
19mA |
Current - Output High, Low |
1mA 20mA |
Output Polarity |
COMPLEMENTARY |
Number of Bits per Element |
1 |
Max Propagation Delay @ V, Max CL |
6.5ns @ 5V, 50pF |
Trigger Type |
Negative Edge |
Propagation Delay (tpd) |
7.5 ns |
fmax-Min |
80 MHz |
Length |
9.9mm |
Width |
3.9mm |
RoHS Status |
ROHS3 Compliant |
74F112SC Overview
The flip flop is packaged in 16-SOIC (0.154, 3.90mm Width). You can find it in the Tubepackage. T flip flop uses Differentialas its output configuration. The trigger it is configured with uses Negative Edge. There is an electric part mounted in the way of Surface Mount. The JK flip flop operates at a voltage of 4.5V~5.5V. It is at 0°C~70°C TAdegrees Celsius that the system is operating. This logic flip flop is classified as type JK Type. In FPGA terms, D flip flop is a type of 74Fseries FPGA. You should not exceed 105MHzin its output frequency. In total, it contains 2 elements. There is a consumption of 19mAof quiescent energy. In 16terminations, a transmission line is terminated with a JK flip flop that matches its characteristic impedance. The power source is powered by 5V. Electronic devices of this type belong to the F/FASTfamily. 5.5Vis the maximum supply voltage (Vsup). If you want to maintain normal operation, you should keep the supply voltage (Vsup) above 4.5V.
74F112SC Features
Tube package
74F series
74F112SC Applications
There are a lot of Rochester Electronics, LLC 74F112SC Flip Flops applications.
- Asynchronous counter
- Patented noise
- Cold spare funcion
- Bounce elimination switch
- Single Down Count-Control Line
- Clock pulse
- ESD protection
- Frequency Dividers
- Memory
- Differential Individual