Parameters |
Propagation Delay |
3.5 ns |
Quiescent Current |
100nA |
Turn On Delay Time |
2.5 ns |
Family |
LVC/LCX/Z |
Logic Function |
AND, D-Type |
Current - Quiescent (Iq) |
40μA |
Current - Output High, Low |
32mA 32mA |
Max Propagation Delay @ V, Max CL |
4.1ns @ 5V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
4pF |
Number of Input Lines |
4 |
Number of Output Lines |
2 |
Max Supply Voltage (DC) |
5.5V |
Clock Edge Trigger Type |
Positive Edge |
Height |
850μm |
Length |
2.1mm |
Width |
2.4mm |
Radiation Hardening |
No |
REACH SVHC |
No SVHC |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
Factory Lead Time |
1 Week |
Contact Plating |
Gold |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-VFSOP (0.091, 2.30mm Width) |
Number of Pins |
8 |
Operating Temperature |
-40°C~125°C TA |
Packaging |
Tape & Reel (TR) |
Published |
2008 |
Series |
74LVC |
JESD-609 Code |
e4 |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
8 |
ECCN Code |
EAR99 |
Type |
D-Type |
Technology |
CMOS |
Voltage - Supply |
1.65V~5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Supply Voltage |
1.8V |
Terminal Pitch |
0.5mm |
Base Part Number |
74LVC1G74 |
Function |
Set(Preset) and Reset |
Output Type |
Differential |
Operating Supply Voltage |
3.3V |
Polarity |
Non-Inverting |
Number of Circuits |
1 |
Output Current |
50mA |
Number of Bits |
1 |
Max Voltage Rating (DC) |
5.5V |
Clock Frequency |
200MHz |
74LVC1G74DC,125 Overview
In the form of 8-VFSOP (0.091, 2.30mm Width), it has been packaged. The package Tape & Reel (TR)contains it. Differentialis the output configured for it. This trigger uses the value Positive Edge. Surface Mountis occupied by this electronic component. A 1.65V~5.5Vsupply voltage is required for it to operate. A temperature of -40°C~125°C TAis considered to be the operating temperature. There is D-Type type of electronic flip flop associated with this device. JK flip flop belongs to the 74LVCseries of FPGAs. Its output frequency should not exceed 200MHz Hz. T flip flop consumes 40μA quiescent energy. There are 8 terminations,D latch belongs to the 74LVC1G74 family. A voltage of 1.8V is used to power it. This JK flip flop has a 4pFfarad input capacitance. In terms of electronic devices, this device belongs to the LVC/LCX/Zfamily of devices. In this case, the electronic component is mounted in the way of Surface Mount. A total of 8pins are provided on this board. This device has the clock edge trigger type of Positive Edge. An electronic part with 1bits has been designed. The superior flexibility of this circuit is achieved by using 1 circuits. In order to achieve high efficiency, the supply voltage should be maintained at 3.3V. The 50mA output current allows it to be designed with the greatest amount of flexibility. There are 2 output lines in this JK flip flop. As of now, there are 4input lines. Quiescent current is consumed by the D latch in the amount of 100nA.
74LVC1G74DC,125 Features
Tape & Reel (TR) package
74LVC series
8 pins
1 Bits
74LVC1G74DC,125 Applications
There are a lot of Nexperia USA Inc. 74LVC1G74DC,125 Flip Flops applications.
- Frequency Divider circuits
- Cold spare funcion
- ESD protection
- Data storage
- Shift Registers
- ATE
- Clock pulse
- ESD performance
- Event Detectors
- Data Synchronizers