Parameters |
Factory Lead Time |
1 Week |
Contact Plating |
Gold |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-XFQFN Exposed Pad |
Number of Pins |
8 |
Operating Temperature |
-40°C~125°C TA |
Packaging |
Tape & Reel (TR) |
Published |
2010 |
Series |
74LVC |
JESD-609 Code |
e4 |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
8 |
Type |
D-Type |
Technology |
CMOS |
Voltage - Supply |
1.65V~5.5V |
Terminal Position |
QUAD |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
1.8V |
Terminal Pitch |
0.5mm |
Time@Peak Reflow Temperature-Max (s) |
40 |
Base Part Number |
74LVC1G74 |
Function |
Set(Preset) and Reset |
Output Type |
Differential |
Polarity |
Non-Inverting |
Number of Circuits |
1 |
Number of Bits |
1 |
Clock Frequency |
200MHz |
Propagation Delay |
3.5 ns |
Quiescent Current |
100nA |
Turn On Delay Time |
2.5 ns |
Family |
LVC/LCX/Z |
Logic Function |
AND, D-Type |
Current - Quiescent (Iq) |
40μA |
Current - Output High, Low |
32mA 32mA |
Max Propagation Delay @ V, Max CL |
4.1ns @ 5V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
4pF |
fmax-Min |
200 MHz |
Max Supply Voltage (DC) |
5.5V |
Clock Edge Trigger Type |
Positive Edge |
Height Seated (Max) |
0.5mm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
74LVC1G74GM,125 Overview
It is embeded in 8-XFQFN Exposed Pad case. There is an embedded version in the package Tape & Reel (TR). This output is configured with Differential. The trigger configured with it uses Positive Edge. This electronic part is mounted in the way of Surface Mount. The JK flip flop operates at a voltage of 1.65V~5.5V. In this case, the operating temperature is -40°C~125°C TA. D-Typedescribes this flip flop. In FPGA terms, D flip flop is a type of 74LVCseries FPGA. You should not exceed 200MHzin its output frequency. As a result, it consumes 40μA of quiescent current without being affected by external factors. Terminations are 8. Members of the 74LVC1G74family make up this object. Power is provided by a 1.8V supply. The input capacitance of this JK flip flopis 4pF farads. LVC/LCX/Zis the family of this D flip flop. A part of the electronic system is mounted in the way of Surface Mount. As you can see from the design, it has pins with 8. The clock edge trigger type for this device is Positive Edge. There are 1bits in this flip flop. 1 circuits are used to achieve its superior flexibility. This D latch consumes 100nA quiescent current at all.
74LVC1G74GM,125 Features
Tape & Reel (TR) package
74LVC series
8 pins
1 Bits
74LVC1G74GM,125 Applications
There are a lot of Nexperia USA Inc. 74LVC1G74GM,125 Flip Flops applications.
- Single Up Count-Control Line
- Modulo – n – counter
- Test & Measurement
- Communications
- Asynchronous counter
- Guaranteed simultaneous switching noise level
- Cold spare funcion
- Pattern generators
- Counters
- ESCC