Parameters |
Factory Lead Time |
1 Week |
Contact Plating |
Gold |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-VFQFN Exposed Pad |
Number of Pins |
20 |
Operating Temperature |
-40°C~125°C TA |
Packaging |
Tape & Reel (TR) |
Series |
74LVC |
JESD-609 Code |
e4 |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
20 |
Type |
D-Type |
Technology |
CMOS |
Voltage - Supply |
1.65V~3.6V |
Terminal Position |
QUAD |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
2.7V |
Terminal Pitch |
0.5mm |
Time@Peak Reflow Temperature-Max (s) |
30 |
Base Part Number |
74LVC374 |
Function |
Standard |
Output Type |
Tri-State, Non-Inverted |
Operating Supply Voltage |
3.3V |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
3.6V |
Number of Ports |
2 |
Number of Bits |
8 |
Clock Frequency |
150MHz |
Propagation Delay |
2.7 ns |
Quiescent Current |
100nA |
Turn On Delay Time |
1.5 ns |
Family |
LVC/LCX/Z |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
10μA |
Output Characteristics |
3-STATE |
Current - Output High, Low |
24mA 24mA |
Max Propagation Delay @ V, Max CL |
7ns @ 3.3V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
4pF |
Number of Input Lines |
8 |
Clock Edge Trigger Type |
Positive Edge |
Length |
4.5mm |
Width |
2.5mm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
74LVC374ABQ,115 Overview
It is packaged in the way of 20-VFQFN Exposed Pad. As part of the package Tape & Reel (TR), it is embedded. T flip flop uses Tri-State, Non-Invertedas its output configuration. JK flip flop uses Positive Edgeas the trigger. Surface Mountis occupied by this electronic component. The JK flip flop operates at a voltage of 1.65V~3.6V. Temperature is set to -40°C~125°C TA. This D latch has the type D-Type. In FPGA terms, D flip flop is a type of 74LVCseries FPGA. This D flip flop should not have a frequency greater than 150MHz. A total of 1elements are contained within it. It consumes 10μA of quiescent There are 20 terminations,It is a member of the 74LVC374 family. It is powered from a supply voltage of 2.7V. There is 4pF input capacitance for this T flip flop. In terms of electronic devices, this device belongs to the LVC/LCX/Zfamily of devices. In this case, the electronic component is mounted in the way of Surface Mount. There are 20pins on it. Its clock edge trigger type is Positive Edge. It is designed with 8bits. As soon as Vsup reaches 3.6V, the maximum supply voltage is reached. The D flip flop is embedded with 2ports. For high efficiency, the supply voltage should be kept at 3.3V. As of now, there are 8input lines. Quiescent current is consumed by the D latch in the amount of 100nA.
74LVC374ABQ,115 Features
Tape & Reel (TR) package
74LVC series
20 pins
8 Bits
74LVC374ABQ,115 Applications
There are a lot of Nexperia USA Inc. 74LVC374ABQ,115 Flip Flops applications.
- Parallel data storage
- Latch-up performance
- Data Synchronizers
- Convert a momentary switch to a toggle switch
- Differential Individual
- Dynamic threshold performance
- Data storage
- Modulo – n – counter
- Synchronous counter
- Memory