Parameters |
Base Part Number |
74LVC374 |
Function |
Standard |
Output Type |
Tri-State, Non-Inverted |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
3.6V |
Number of Ports |
2 |
Output Current |
50mA |
Number of Bits |
8 |
Clock Frequency |
150MHz |
Propagation Delay |
2.7 ns |
Quiescent Current |
100nA |
Turn On Delay Time |
1.5 ns |
Family |
LVC/LCX/Z |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
10μA |
Output Characteristics |
3-STATE |
Current - Output High, Low |
24mA 24mA |
Max Propagation Delay @ V, Max CL |
7ns @ 3.3V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
4pF |
Number of Input Lines |
8 |
Clock Edge Trigger Type |
Positive Edge |
Length |
6.5mm |
Width |
4.4mm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
Factory Lead Time |
1 Week |
Contact Plating |
Gold |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-TSSOP (0.173, 4.40mm Width) |
Number of Pins |
20 |
Operating Temperature |
-40°C~125°C TA |
Packaging |
Tape & Reel (TR) |
Series |
74LVC |
JESD-609 Code |
e4 |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
20 |
Type |
D-Type |
Technology |
CMOS |
Voltage - Supply |
1.65V~3.6V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
2.7V |
Terminal Pitch |
0.65mm |
Time@Peak Reflow Temperature-Max (s) |
30 |
74LVC374APW,118 Overview
20-TSSOP (0.173, 4.40mm Width)is the way it is packaged. The Tape & Reel (TR)package contains it. Tri-State, Non-Invertedis the output configured for it. The trigger configured with it uses Positive Edge. There is an electric part mounted in the way of Surface Mount. The JK flip flop operates at a voltage of 1.65V~3.6V. A temperature of -40°C~125°C TAis used in the operation. There is D-Type type of electronic flip flop associated with this device. In this case, it is a type of FPGA belonging to the 74LVC series. You should not exceed 150MHzin its output frequency. D latch consists of 1 elements. T flip flop consumes 10μA quiescent energy. Currently, there are 20 terminations. It is a member of the 74LVC374 family. A voltage of 2.7V is used to power it. A 4pFfarad input capacitance is provided by this T flip flop. A device of this type belongs to the family of LVC/LCX/Z. There is an electronic part mounted in the way of Surface Mount. It is designed with 20 pins. This device has Positive Edgeas its clock edge trigger type. This flip flop is designed with 8 Bits. It reaches 3.6Vwhen the supply voltage is maximal (Vsup). This D flip flop is equipped with 0 ports. This T flip flop features a maximum design flexibility due to its output current of 50mA. It has 8lines. Quiescent current is consumed by the D latch in the amount of 100nA.
74LVC374APW,118 Features
Tape & Reel (TR) package
74LVC series
20 pins
8 Bits
74LVC374APW,118 Applications
There are a lot of Nexperia USA Inc. 74LVC374APW,118 Flip Flops applications.
- Modulo – n – counter
- Individual Asynchronous Resets
- Functionally equivalent to the MC10/100EL29
- ATE
- Registers
- Guaranteed simultaneous switching noise level
- Circuit Design
- Balanced 24 mA output drivers
- Divide a clock signal by 2 or 4
- Shift Registers