Parameters |
Mount |
Surface Mount |
Package / Case |
FBGA |
Number of Pins |
256 |
Published |
1998 |
JESD-609 Code |
e0 |
Pbfree Code |
no |
Moisture Sensitivity Level (MSL) |
3 |
Number of Terminations |
256 |
ECCN Code |
3A991 |
Terminal Finish |
Tin/Lead (Sn63Pb37) |
Max Operating Temperature |
70°C |
Min Operating Temperature |
0°C |
Additional Feature |
YES |
Subcategory |
Programmable Logic Devices |
Technology |
CMOS |
Terminal Position |
BOTTOM |
Terminal Form |
BALL |
Peak Reflow Temperature (Cel) |
220 |
Supply Voltage |
3.3V |
Terminal Pitch |
1mm |
Frequency |
125MHz |
Time@Peak Reflow Temperature-Max (s) |
30 |
Pin Count |
256 |
Qualification Status |
Not Qualified |
Operating Supply Voltage |
3.3V |
Temperature Grade |
COMMERCIAL |
Max Supply Voltage |
3.6V |
Min Supply Voltage |
3V |
Number of I/O |
100 |
Memory Type |
EEPROM |
Propagation Delay |
10 ns |
Frequency (Max) |
192.3MHz |
Programmable Logic Type |
EE PLD |
Number of Gates |
2500 |
Number of Programmable I/O |
100 |
Number of Logic Blocks (LABs) |
8 |
Output Function |
MACROCELL |
Number of Macro Cells |
128 |
JTAG BST |
YES |
In-System Programmable |
YES |
Height Seated (Max) |
2.1mm |
Length |
17mm |
Width |
17mm |
RoHS Status |
RoHS Compliant |
EPM7128AEFC256-10 Overview
This network has 128macro cells, which are cells that provide radio coverage provided by a high-power cell site (tower, antenna, mast).A FBGA package contains the item.In this case, there are 100 I/Os programmed.It is programmed to terminate devices at [0].BOTTOMis the terminal position of this electrical part.An electrical supply voltage of 3.3V is used to power it.There is a part included in Programmable Logic Devices.There are 256 pins on the chip.This device also displays [0].The 2500gates serve as building blocks for digital circuits.If high efficiency is desired, the supply voltage should be kept at [0].For storing data, it is recommended to use [0].In this case, Surface Mountis used to mount the electronic component.There are 256 pins on the device.This device operates at a voltage of 3.6V when the maximum supply voltage is applied.In order for it to operate, a supply voltage of 3Vis required.Programmable I/Os are counted up 100.A frequency of 125MHzcan be achieved.The operating temperature should be higher than 0°C.Temperatures should not exceed 70°C.It consists of 8 logic blocks (LABs).It is recommended that the maximal frequency be lower than 192.3MHz.A programmable logic type is categorized as EE PLD.
EPM7128AEFC256-10 Features
FBGA package
100 I/Os
256 pin count
256 pins
8 logic blocks (LABs)
EPM7128AEFC256-10 Applications
There are a lot of Altera EPM7128AEFC256-10 CPLDs applications.
- ROM patching
- I2C BUS INTERFACE
- State machine design
- DMA control
- Wireless Infrastructure Base Band Unit and Remote Radio Unit
- Parity generators
- ToR/Aggregation/Core Switch and Router
- Custom shift registers
- High speed graphics processing
- LED Lighting systems