Parameters |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
28-LCC (J-Lead) |
Number of Pins |
28 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
2000 |
Series |
GAL®26V12 |
JESD-609 Code |
e0 |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
28 |
ECCN Code |
EAR99 |
Terminal Finish |
Tin/Lead (Sn85Pb15) |
HTS Code |
8542.39.00.01 |
Subcategory |
Programmable Logic Devices |
Technology |
CMOS |
Terminal Position |
QUAD |
Terminal Form |
J BEND |
Supply Voltage |
5V |
Terminal Pitch |
1.27mm |
Frequency |
62.5MHz |
Base Part Number |
GAL26V12 |
Pin Count |
28 |
Number of Outputs |
12 |
Operating Supply Voltage |
5V |
Power Supplies |
5V |
Programmable Type |
EE PLD |
Max Supply Voltage |
5.5V |
Min Supply Voltage |
4.5V |
Number of I/O |
12 |
Nominal Supply Current |
150mA |
Propagation Delay |
20 ns |
Turn On Delay Time |
20 ns |
Architecture |
PAL-TYPE |
Output Function |
MACROCELL |
Number of Macro Cells |
12 |
Number of Dedicated Inputs |
12 |
Voltage Supply - Internal |
4.5V~5.5V |
Number of Product Terms |
122 |
Height Seated (Max) |
4.572mm |
Length |
11.5062mm |
Width |
11.5062mm |
Radiation Hardening |
No |
RoHS Status |
Non-RoHS Compliant |
GAL26V12C-20LJI Overview
This network has 12macro cells, which are cells that provide radio coverage provided by a high-power cell site (tower, antenna, mast).The item is packaged with 28-LCC (J-Lead).This device has 12 I/O ports programmed into it.There are 28 terminations, which are the practice of ending a transmission line with a device that matches the characteristic impedance of the line.There is a QUADterminal position on the electrical part in question.There is 5V voltage supply for this device.This part is included in Programmable Logic Devices.It is recommended that the chip be packaged by Tube.To ensure reliability, the device operates at a temperature of [0].It is recommended that Surface Mountholds the chip in place.In FPGA terms, it is a type of GAL?26V12series FPGA.The chip is programmed with 28 pins.Its related parts can be found in the [0].Optimal efficiency requires a supply voltage of [0].In this case, it is mounted by Surface Mount.The device is designed with pins [0].A maximum voltage of 5.5Vis required for operation.The device is designed to operate with a minimal supply voltage of 4.5VV.A total of 5V power supplies are needed to run it.In this case, 62.5MHzis the frequency that can be achieved.A total of 12dedicated inputs are available for detecting the status of input signals.It is configured with an output of 12.It is equipped with 122 product terms.
GAL26V12C-20LJI Features
28-LCC (J-Lead) package
12 I/Os
The operating temperature of -40°C~85°C TA
28 pin count
28 pins
5V power supplies
12 outputs
GAL26V12C-20LJI Applications
There are a lot of Lattice Semiconductor Corporation GAL26V12C-20LJI CPLDs applications.
- Synchronous or asynchronous mode
- I/O PORTS (MCU MODULE)
- Digital designs
- State machine control
- D/T registers and latches
- Multiple Clock Source Selection
- Complex programmable logic devices
- Bootloaders for FPGAs
- Preset swapping
- Discrete logic functions