Parameters |
Factory Lead Time |
1 Week |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
16-SOIC (0.154, 3.90mm Width) |
Number of Pins |
16 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tape & Reel (TR) |
Published |
2013 |
Series |
4000B |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
16 |
Type |
JK Type |
Technology |
CMOS |
Voltage - Supply |
3V~15V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Supply Voltage |
5V |
Base Part Number |
4027 |
Function |
Set(Preset) and Reset |
Output Type |
Differential |
Supply Voltage-Min (Vsup) |
3V |
Clock Frequency |
30MHz |
Propagation Delay |
60 ns |
Quiescent Current |
16μA |
Logic Function |
AND, Flip-Flop |
Current - Output High, Low |
3mA 3mA |
Output Polarity |
COMPLEMENTARY |
Number of Bits per Element |
1 |
Max Propagation Delay @ V, Max CL |
60ns @ 15V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
7.5pF |
Number of Input Lines |
2 |
Clock Edge Trigger Type |
Positive Edge |
Length |
9.9mm |
Width |
3.9mm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
HEF4027BT-Q100J Overview
The flip flop is packaged in 16-SOIC (0.154, 3.90mm Width). D flip flop is embedded in the Tape & Reel (TR) package. It is configured with Differentialas an output. It is configured with the trigger Positive Edge. This electronic part is mounted in the way of Surface Mount. A voltage of 3V~15Vis required for its operation. It is at -40°C~85°C TAdegrees Celsius that the system is operating. It belongs to the type JK Typeof flip flops. The FPGA belongs to the 4000B series. It should not exceed 30MHzin its output frequency. There are 16 terminations,The 4027family includes it. It is powered by a voltage of 5V . Its input capacitance is 7.5pFfarads. The electronic part is mounted in the way of Surface Mount. The 16pins are designed into the board. Edge triggering is a type of triggering that allows a circuit to become active at the positive edge or the negative edge of the clock signal. The clock edge trigger type of this device is Positive Edge. Normally, the supply voltage (Vsup) should be kept above 3V. Currently, there are 2 input lines present. As a result, it consumes 16μA of quiescent current without being affected by external factors.
HEF4027BT-Q100J Features
Tape & Reel (TR) package
4000B series
16 pins
HEF4027BT-Q100J Applications
There are a lot of Nexperia USA Inc. HEF4027BT-Q100J Flip Flops applications.
- Computing
- ESD performance
- Bus hold
- Circuit Design
- EMI reduction circuitry
- Dynamic threshold performance
- Power down protection
- High Performance Logic for test systems
- Pattern generators
- Storage registers