Parameters |
JTAG BST |
YES |
Number of Dedicated Inputs |
4 |
Voltage Supply - Internal |
3V~3.6V |
Number of Logic Elements/Blocks |
4 |
Height Seated (Max) |
1.2mm |
Length |
7mm |
Width |
7mm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
Factory Lead Time |
1 Week |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
48-LQFP |
Number of Pins |
48 |
Weight |
9.071791g |
Operating Temperature |
-40°C~105°C TJ |
Packaging |
Tray |
Published |
2000 |
Series |
ispMACH® 4000V |
JESD-609 Code |
e3 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
3 (168 Hours) |
Number of Terminations |
48 |
ECCN Code |
EAR99 |
Terminal Finish |
Matte Tin (Sn) |
Additional Feature |
YES |
Subcategory |
Programmable Logic Devices |
Technology |
CMOS |
Terminal Position |
QUAD |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
3.3V |
Terminal Pitch |
0.5mm |
Frequency |
227.27MHz |
Time@Peak Reflow Temperature-Max (s) |
40 |
Base Part Number |
LC4064 |
Pin Count |
48 |
Operating Supply Voltage |
3.3V |
Programmable Type |
In System Programmable |
Max Supply Voltage |
3.6V |
Min Supply Voltage |
3V |
Operating Supply Current |
12mA |
Number of I/O |
32 |
Memory Type |
EEPROM |
Propagation Delay |
2.5 ns |
Turn On Delay Time |
5 ns |
Number of Logic Elements/Cells |
160 |
Output Function |
MACROCELL |
Number of Macro Cells |
64 |
LC4064V-5TN48I Overview
There are 64 macro cells in the network, which are high-power cell sites that provide radio coverage (tower, antenna, or mast) for a mobile phone network.The product is contained in a 48-LQFP package.As you can see, this device has 32 I/O ports programmed into it.There are 48 terminations, which are the practice of ending a transmission line with a device that matches the characteristic impedance of the line.The terminal position of this electrical component is QUAD.There is 3.3V voltage supply for this device.The part belongs to Programmable Logic Devices family.As a result, it is packaged as Tray.Ensure its reliability by operating at [0].It is recommended to mount the chip by Surface Mount.FPGAs belonging to the ispMACH? 4000Vseries contain this type of chip.Chips are programmed with 48 pins.It is also characterized by YES.The LC4064indicates that related parts can be found.High efficiency requires the supply voltage to be maintained at [0].Data is stored using [0].The electronic part is mounted by Surface Mount.It is designed with 48 pins.A maximum voltage of 3.6Vis required for operation.Normally, it operates with a voltage of 3VV as its minimum supply voltage.There are 4 logic elements/blocks.You can achieve 227.27MHzfrequencies.Input signals are detected using 4dedicated inputs.There are 160 logic elements/cells to form a fundamental building block.
LC4064V-5TN48I Features
48-LQFP package
32 I/Os
The operating temperature of -40°C~105°C TJ
48 pin count
48 pins
LC4064V-5TN48I Applications
There are a lot of Lattice Semiconductor Corporation LC4064V-5TN48I CPLDs applications.
- Custom shift registers
- Digital systems
- Preset swapping
- Boolean function generators
- Reset swapping
- DMA control
- DDC INTERFACE
- Timing control
- Complex programmable logic devices
- Parity generators