Parameters |
Lifecycle Status |
LIFETIME (Last Updated: 1 month ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-SOIC (0.154, 3.90mm Width) |
Number of Pins |
8 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
2006 |
Series |
100EL |
JESD-609 Code |
e3 |
Pbfree Code |
yes |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
8 |
Type |
D-Type |
Terminal Finish |
Tin (Sn) |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -4.2V TO -5.7V |
Subcategory |
FF/Latches |
Packing Method |
RAIL |
Technology |
ECL |
Voltage - Supply |
-4.2V~-5.7V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
5V |
Time@Peak Reflow Temperature-Max (s) |
40 |
Base Part Number |
100EL35 |
Function |
Reset |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.7V |
Power Supplies |
+-5V |
Supply Voltage-Min (Vsup) |
4.2V |
Number of Circuits |
1 |
Output Current |
50mA |
Number of Bits |
2 |
Clock Frequency |
2.2GHz |
Propagation Delay |
700 ps |
Turn On Delay Time |
525 ps |
Logic Function |
Flip-Flop |
Current - Quiescent (Iq) |
32mA |
Output Characteristics |
OPEN-EMITTER |
Halogen Free |
Halogen Free |
Prop. Delay@Nom-Sup |
0.745 ns |
Trigger Type |
Positive Edge |
High Level Output Current |
50mA |
Low Level Output Current |
50mA |
Power Supply Current-Max (ICC) |
37mA |
Clock Edge Trigger Type |
Positive Edge |
Length |
4.9mm |
Width |
3.9mm |
Radiation Hardening |
No |
RoHS Status |
RoHS Compliant |
Lead Free |
Lead Free |
MC100EL35DG Overview
8-SOIC (0.154, 3.90mm Width)is the way it is packaged. D flip flop is included in the Tubepackage. Differentialis the output configured for it. There is a trigger configured with Positive Edge. It is mounted in the way of Surface Mount. The JK flip flop operates with an input voltage of -4.2V~-5.7V volts. The operating temperature is -40°C~85°C TA. It belongs to the type D-Typeof flip flops. The FPGA belongs to the 100EL series. It should not exceed 2.2GHzin its output frequency. As a result, it consumes 32mA quiescent current. A total of 8 terminations have been made. JK flip flop belongs to 100EL35 family. The power source is powered by 5V. Electronic part Surface Mountis mounted in the way. As you can see from the design, it has pins with 8. In this device, the clock edge trigger type is Positive Edge. It is part of the FF/Latchesbase part number family. It is designed with 2bits. As soon as 5.7Vis reached, Vsup reaches its maximum value. It is imperative that the supply voltage (Vsup) is maintained above 4.2Vin order to ensure normal operation. Its superior flexibility is attributed to its use of 1 circuits. In view of its reliability, this D flip flop is a good fit for RAIL. A total of +-5V power supplies are needed to run it. As a result of its output current of 50mA, it is very flexible in terms of design. Furthermore, it has NECL MODE: VCC = 0V WITH VEE = -4.2V TO -5.7Vas a characteristic. A 50mAis set for the high level output current. Low level output current is set to 50mA.
MC100EL35DG Features
Tube package
100EL series
8 pins
2 Bits
+-5V power supplies
MC100EL35DG Applications
There are a lot of ON Semiconductor MC100EL35DG Flip Flops applications.
- EMI reduction circuitry
- Frequency division
- Matched Rise and Fall
- Balanced Propagation Delays
- Buffered Clock
- Divide a clock signal by 2 or 4
- ESD protection
- Clock pulse
- 2 – Bit synchronous counter
- Data Synchronizers