Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 4 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-SOIC (0.154, 3.90mm Width) |
Number of Pins |
8 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
2000 |
Series |
100EP |
JESD-609 Code |
e3 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
8 |
Type |
D-Type |
Terminal Finish |
Tin (Sn) |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -3.0V TO -5.5V |
Subcategory |
FF/Latches |
Packing Method |
RAIL |
Technology |
ECL |
Voltage - Supply |
-3V~-5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
3.3V |
Time@Peak Reflow Temperature-Max (s) |
40 |
Base Part Number |
100EP31 |
Function |
Set(Preset) and Reset |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
-4.5V |
Supply Voltage-Min (Vsup) |
3V |
Number of Circuits |
1 |
Output Current |
50mA |
Number of Bits |
1 |
Clock Frequency |
3GHz |
Propagation Delay |
410 ps |
Turn On Delay Time |
340 ps |
Logic Function |
AND, D-Type, Flip-Flop |
Current - Quiescent (Iq) |
45mA |
Max Input Voltage |
2.42V |
Halogen Free |
Halogen Free |
Trigger Type |
Positive Edge |
Power Supply Current-Max (ICC) |
47mA |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
3000000000Hz |
Height |
1.5mm |
Length |
5mm |
Width |
4mm |
Radiation Hardening |
No |
REACH SVHC |
No SVHC |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
MC100EP31DG Overview
8-SOIC (0.154, 3.90mm Width)is the packaging method. D flip flop is embedded in the Tube package. As configured, the output uses Differential. It is configured with the trigger Positive Edge. Surface Mountis positioned in the way of this electronic part. It operates with a supply voltage of -3V~-5.5V. The operating temperature is -40°C~85°C TA. D-Typeis the type of this D latch. In FPGA terms, D flip flop is a type of 100EPseries FPGA. You should not exceed 3GHzin the output frequency of the device. T flip flop consumes 45mA quiescent energy. There are 8 terminations, which are the practice of ending a transmission line with a device that matches the characteristic impedance of the line. The 100EP31 family contains it. It is powered from a supply voltage of 3.3V. This electronic part is mounted in the way of Surface Mount. With its 8pins, it is designed to work with most electronic flip flops. Its clock edge trigger type is Positive Edge. The part you are looking for is included in FF/Latches. The design is based on 1bits. As soon as Vsup reaches 5.5V, the maximum supply voltage is reached. Normally, the supply voltage (Vsup) should be kept above 3V. Its superior flexibility is attributed to its use of 1 circuits. In light of its reliable performance, this T flip flop is well suited for RAIL. A power supply of -4.5Vis required to operate it. The 50mA output current allows it to be designed with the greatest amount of flexibility. Additionally, there are NECL MODE: VCC = 0V WITH VEE = -3.0V TO -5.5V on the electronic flip flop that can be referred to.
MC100EP31DG Features
Tube package
100EP series
8 pins
1 Bits
-4.5V power supplies
MC100EP31DG Applications
There are a lot of ON Semiconductor MC100EP31DG Flip Flops applications.
- ATE
- Bounce elimination switch
- Convert a momentary switch to a toggle switch
- Reduced system switching noise
- Clock pulse
- Asynchronous counter
- Control circuits
- Frequency Dividers
- Communications
- Modulo – n – counter