Parameters |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V |
Subcategory |
FF/Latches |
Packing Method |
RAIL |
Technology |
ECL |
Voltage - Supply |
-3V~-5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
3.3V |
Terminal Pitch |
0.65mm |
Time@Peak Reflow Temperature-Max (s) |
40 |
Base Part Number |
100EP52 |
Function |
Standard |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
-4.5V |
Supply Voltage-Min (Vsup) |
3V |
Number of Channels |
1 |
Output Current |
50mA |
Number of Bits |
1 |
Clock Frequency |
3GHz |
Propagation Delay |
410 ps |
Turn On Delay Time |
330 ps |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
45mA |
Max Input Voltage |
2.42V |
Halogen Free |
Halogen Free |
Trigger Type |
Positive, Negative |
High Level Output Current |
-50mA |
Low Level Output Current |
50mA |
Power Supply Current-Max (ICC) |
47mA |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
4000000000Hz |
Height |
950μm |
Length |
3.1mm |
Width |
3.1mm |
Radiation Hardening |
No |
REACH SVHC |
No SVHC |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 4 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-TSSOP, 8-MSOP (0.118, 3.00mm Width) |
Number of Pins |
8 |
Weight |
157.991892mg |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
2000 |
Series |
100EP |
JESD-609 Code |
e3 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
3 (168 Hours) |
Number of Terminations |
8 |
Type |
D-Type |
Terminal Finish |
Tin (Sn) |
MC100EP52DTG Overview
8-TSSOP, 8-MSOP (0.118, 3.00mm Width)is the packaging method. It is contained within the Tubepackage. It is configured with Differentialas an output. It is configured with a trigger that uses Positive, Negative. In this case, the electronic component is mounted in the way of Surface Mount. The supply voltage is set to -3V~-5.5V. It is at -40°C~85°C TAdegrees Celsius that the system is operating. D-Typeis the type of this D latch. JK flip flop is a part of the 100EPseries of FPGAs. Its output frequency should not exceed 3GHz. This process consumes 45mA quiescents. Terminations are 8. JK flip flop belongs to 100EP52 family. The power supply voltage is 3.3V. It is mounted in the way of Surface Mount. The 8pins are designed into the board. In this device, the clock edge trigger type is Positive Edge. This RS flip flops is a part number FF/Latches. The flip flop is designed with 1bits. Vsup reaches its maximum value at 5.5V. Keeping the supply voltage (Vsup) above 3V is necessary for normal operation. Considering the reliability of this T flip flop, it is well suited for RAIL. The D latch operates on -4.5V volts. This T flip flop features a maximum design flexibility due to its output current of 50mA. There is also a characteristic of NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V. -50mAis set as the high level output current. There is no low level output current set at 50mA. The number of channels is growing strong/weak: 1.
MC100EP52DTG Features
Tube package
100EP series
8 pins
1 Bits
-4.5V power supplies
MC100EP52DTG Applications
There are a lot of ON Semiconductor MC100EP52DTG Flip Flops applications.
- ESD protection
- Buffer registers
- Balanced 24 mA output drivers
- Latch-up performance
- Data storage
- Event Detectors
- Consumer
- High Performance Logic for test systems
- Frequency Dividers
- Differential Individual