Parameters |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
240 |
Supply Voltage |
3.3V |
Reach Compliance Code |
not_compliant |
Time@Peak Reflow Temperature-Max (s) |
30 |
Base Part Number |
10EP51 |
Function |
Reset |
Qualification Status |
Not Qualified |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
-5.2V |
Supply Voltage-Min (Vsup) |
3V |
Number of Circuits |
1 |
Number of Bits |
1 |
Clock Frequency |
3GHz |
Propagation Delay |
370 ps |
Turn On Delay Time |
320 ps |
Family |
10E |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
45mA |
Prop. Delay@Nom-Sup |
0.42 ns |
Trigger Type |
Positive, Negative |
High Level Output Current |
-50mA |
Low Level Output Current |
50mA |
Power Supply Current-Max (ICC) |
47mA |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
3000000000Hz |
Length |
4.9mm |
Width |
3.9mm |
RoHS Status |
Non-RoHS Compliant |
Lead Free |
Contains Lead |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-SOIC (0.154, 3.90mm Width) |
Number of Pins |
8 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
2010 |
Series |
10EP |
JESD-609 Code |
e0 |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
8 |
Type |
D-Type |
Terminal Finish |
Tin/Lead (Sn/Pb) |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V |
Subcategory |
FF/Latches |
Packing Method |
RAIL |
Technology |
ECL |
Voltage - Supply |
-3V~-5.5V |
Terminal Position |
DUAL |
MC10EP51D Overview
The item is packaged in 8-SOIC (0.154, 3.90mm Width)cases. Package Tubeembeds it. T flip flop uses Differentialas the output. It is configured with a trigger that uses a value of Positive, Negative. The electronic part is mounted in the way of Surface Mount. A voltage of -3V~-5.5Vis required for its operation. It is operating at -40°C~85°C TA. The type of this D latch is D-Type. The 10EPseries comprises this type of FPGA. This D flip flop should not have a frequency greater than 3GHz. As a result, it consumes 45mA of quiescent current without being affected by external factors. There are 8 terminations,D latch belongs to the 10EP51 family. A voltage of 3.3V is used to power it. Devices in the 10Efamily are electronic devices. There is an electronic component mounted in the way of Surface Mount. There are 8pins on it. A Positive Edgeclock edge trigger is used in this device. This RS flip flops is a part number FF/Latches. There are 1bits in its design. It reaches 5.5Vwhen the maximum supply voltage (Vsup) is applied. For normal operation, the supply voltage (Vsup) should be above 3V. 1 circuits are used to achieve its superior flexibility. Due to its reliability, this T flip flop is well suited for RAIL. In order for the device to operate, it requires -5.2V power supplies. In addition, NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5Vis a characteristic of it. In this case, the high level output current is set to -50mA. In the low level output current setting, the current is set to 50mA.
MC10EP51D Features
Tube package
10EP series
8 pins
1 Bits
-5.2V power supplies
MC10EP51D Applications
There are a lot of ON Semiconductor MC10EP51D Flip Flops applications.
- Data transfer
- Single Down Count-Control Line
- ATE
- Load Control
- Frequency Divider circuits
- Functionally equivalent to the MC10/100EL29
- Parallel data storage
- Pattern generators
- Patented noise
- ESD protection