Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 2 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-TSSOP, 8-MSOP (0.118, 3.00mm Width) |
Number of Pins |
8 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
2000 |
Series |
10EP |
JESD-609 Code |
e3 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
3 (168 Hours) |
Number of Terminations |
8 |
Type |
D-Type |
Terminal Finish |
Tin (Sn) |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V |
Subcategory |
FF/Latches |
Packing Method |
RAIL |
Technology |
ECL |
Voltage - Supply |
-3V~-5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
3.3V |
Terminal Pitch |
0.65mm |
Time@Peak Reflow Temperature-Max (s) |
40 |
Base Part Number |
10EP51 |
Function |
Reset |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
-5.2V |
Supply Voltage-Min (Vsup) |
3V |
Number of Circuits |
1 |
Number of Bits |
1 |
Clock Frequency |
3GHz |
Propagation Delay |
500 ps |
Turn On Delay Time |
320 ps |
Family |
10E |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
45mA |
Halogen Free |
Halogen Free |
Prop. Delay@Nom-Sup |
0.42 ns |
Trigger Type |
Positive, Negative |
High Level Output Current |
-50mA |
Low Level Output Current |
50mA |
Power Supply Current-Max (ICC) |
47mA |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
3000000000Hz |
Height |
950μm |
Length |
3.1mm |
Width |
3.1mm |
Radiation Hardening |
No |
REACH SVHC |
No SVHC |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
MC10EP51DTG Overview
The package is in the form of 8-TSSOP, 8-MSOP (0.118, 3.00mm Width). A package named Tubeincludes it. As configured, the output uses Differential. JK flip flop uses Positive, Negativeas the trigger. Surface Mountis in the way of this electric part. The JK flip flop operates at -3V~-5.5Vvolts. It is operating at a temperature of -40°C~85°C TA. D-Typeis the type of this D latch. FPGAs belonging to the 10EPseries contain this type of chip. There should be no greater frequency than 3GHzon its output. During its operation, it consumes 45mA quiescent energy. There have been 8 terminations. JK flip flop belongs to 10EP51 family. An input voltage of 3.3Vpowers the D latch. It is a member of the 10Efamily of D flip flop. A part of the electronic system is mounted in the way of Surface Mount. With its 8pins, it is designed to work with most electronic flip flops. It has a clock edge trigger type of Positive Edge. This device is part of the FF/Latchesbase part number family. This flip flop is designed with 1 Bits. It reaches the maximum supply voltage (Vsup) at 5.5V. Normally, the supply voltage (Vsup) should be kept above 3V. To achieve this superior flexibility, 1 circuits are used. Considering its reliability, this T flip flop is well suited for RAIL. The D latch runs on a voltage of -5.2V volts. Furthermore, it has NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5Vas a characteristic. -50mAis set as the high level output current. Low level output current is set to 50mA.
MC10EP51DTG Features
Tube package
10EP series
8 pins
1 Bits
-5.2V power supplies
MC10EP51DTG Applications
There are a lot of ON Semiconductor MC10EP51DTG Flip Flops applications.
- EMI reduction circuitry
- Balanced Propagation Delays
- Test & Measurement
- Memory
- Data storage
- Registers
- Latch-up performance
- High Performance Logic for test systems
- Frequency Divider circuits
- Automotive