Parameters |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-SOIC (0.154, 3.90mm Width) |
Number of Pins |
8 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
2008 |
Series |
10EP |
JESD-609 Code |
e0 |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
8 |
Type |
D-Type |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V |
Subcategory |
FF/Latches |
Packing Method |
RAIL |
Technology |
ECL |
Voltage - Supply |
-3V~-5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
240 |
Supply Voltage |
3.3V |
Reach Compliance Code |
not_compliant |
Time@Peak Reflow Temperature-Max (s) |
30 |
Base Part Number |
10EP52 |
Function |
Standard |
Qualification Status |
Not Qualified |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
-5.2V |
Supply Voltage-Min (Vsup) |
3V |
Number of Circuits |
1 |
Number of Bits |
1 |
Clock Frequency |
3GHz |
Propagation Delay |
380 ps |
Turn On Delay Time |
330 ps |
Family |
10E |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
45mA |
Trigger Type |
Positive, Negative |
High Level Output Current |
-50mA |
Low Level Output Current |
50mA |
Power Supply Current-Max (ICC) |
47mA |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
4000000000Hz |
Length |
4.9mm |
Width |
3.9mm |
RoHS Status |
Non-RoHS Compliant |
Lead Free |
Contains Lead |
MC10EP52D Overview
8-SOIC (0.154, 3.90mm Width)is the way it is packaged. It is contained within the Tubepackage. In the configuration, Differentialis used as the output. There is a trigger configured with Positive, Negative. Surface Mountis occupied by this electronic component. A voltage of -3V~-5.5Vis used as the supply voltage. -40°C~85°C TAis the operating temperature. There is D-Type type of electronic flip flop associated with this device. In FPGA terms, D flip flop is a type of 10EPseries FPGA. Its output frequency should not exceed 3GHz Hz. As a result, it consumes 45mA quiescent current and is not affected by external forces. There have been 8 terminations. JK flip flop belongs to 10EP52 family. The D flip flop is powered by a voltage of 3.3V . It belongs to the family of electronic devices known as 10E. There is an electronic part mounted in the way of Surface Mount. 8pins are included in its design. This device has Positive Edgeas its clock edge trigger type. This device is part of the FF/Latchesbase part number family. The design is based on 1bits. It reaches 5.5Vwhen the maximum supply voltage (Vsup) is applied. For normal operation, the supply voltage (Vsup) should be kept above 3V. Using 1 circuits, it is highly flexible. Considering the reliability of this T flip flop, it is well suited for RAIL. A power supply of -5.2Vis required to operate it. Additionally, you may refer to the additional NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V of the electronic flip flop. -50mAis set as the high level output current. In the low level output current setting, the current is set to 50mA.
MC10EP52D Features
Tube package
10EP series
8 pins
1 Bits
-5.2V power supplies
MC10EP52D Applications
There are a lot of ON Semiconductor MC10EP52D Flip Flops applications.
- Frequency division
- Communications
- Patented noise
- Frequency Divider circuits
- Shift registers
- High Performance Logic for test systems
- Buffer registers
- Single Down Count-Control Line
- Divide a clock signal by 2 or 4
- CMOS Process