Parameters |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-SOIC (0.154, 3.90mm Width) |
Number of Pins |
8 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tape & Reel (TR) |
Published |
2008 |
Series |
10EP |
JESD-609 Code |
e0 |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
3 (168 Hours) |
Number of Terminations |
8 |
Type |
D-Type |
Terminal Finish |
Tin/Lead (Sn/Pb) |
Additional Feature |
NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V |
Subcategory |
FF/Latches |
Packing Method |
TAPE AND REEL |
Technology |
ECL |
Voltage - Supply |
-3V~-5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
240 |
Supply Voltage |
3.3V |
Reach Compliance Code |
not_compliant |
Time@Peak Reflow Temperature-Max (s) |
30 |
Base Part Number |
10EP52 |
Function |
Standard |
Qualification Status |
Not Qualified |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
-5.2V |
Supply Voltage-Min (Vsup) |
3V |
Number of Circuits |
1 |
Number of Bits |
1 |
Clock Frequency |
3GHz |
Propagation Delay |
380 ps |
Turn On Delay Time |
330 ps |
Family |
10E |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
45mA |
Trigger Type |
Positive, Negative |
High Level Output Current |
-50mA |
Low Level Output Current |
50mA |
Power Supply Current-Max (ICC) |
47mA |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
4000000000Hz |
Length |
4.9mm |
Width |
3.9mm |
RoHS Status |
Non-RoHS Compliant |
Lead Free |
Contains Lead |
MC10EP52DR2 Overview
The flip flop is packaged in a case of 8-SOIC (0.154, 3.90mm Width). Package Tape & Reel (TR)embeds it. This output is configured with Differential. In the configuration of the trigger, Positive, Negativeis used. In this case, the electronic component is mounted in the way of Surface Mount. The JK flip flop operates with an input voltage of -3V~-5.5V volts. The operating temperature is -40°C~85°C TA. Logic flip flops of this type are classified as D-Type. It is a type of FPGA belonging to the 10EP series. A frequency of 3GHzshould be the maximum output frequency. T flip flop consumes 45mA quiescent energy. Terminations are 8. This D latch belongs to the family of 10EP52. Power is provided by a 3.3V supply. A device of this type belongs to the family of 10E. Electronic part Surface Mountis mounted in the way. Basically, it is designed with a set of 8 pins. It has a clock edge trigger type of Positive Edge. The RS flip flops belongs to FF/Latches base part number. The design is based on 1bits. The maximal supply voltage (Vsup) reaches 5.5V. The supply voltage (Vsup) should be kept above 3V for normal operation. The superior flexibility of this circuit is achieved by using 1 circuits. Considering the reliability of this T flip flop, it is well suited for TAPE AND REEL. A power supply of -5.2Vis required to operate it. In addition, NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5Vis a characteristic of it. In this case, the high level output current is set to -50mA. In the low level output current setting, the current is set to 50mA.
MC10EP52DR2 Features
Tape & Reel (TR) package
10EP series
8 pins
1 Bits
-5.2V power supplies
MC10EP52DR2 Applications
There are a lot of ON Semiconductor MC10EP52DR2 Flip Flops applications.
- Frequency division
- EMI reduction circuitry
- Control circuits
- Communications
- CMOS Process
- Test & Measurement
- Safety Clamp
- Clock pulse
- Convert a momentary switch to a toggle switch
- Digital electronics systems