Parameters | |
---|---|
Factory Lead Time | 1 Week |
Mounting Type | Surface Mount |
Package / Case | 28-SOIC (0.295, 7.50mm Width) |
Surface Mount | YES |
Operating Temperature | -40°C~105°C TA |
Packaging | Tube |
Published | 1999 |
Series | 56F8xxx |
JESD-609 Code | e3 |
Part Status | Active |
Moisture Sensitivity Level (MSL) | 3 (168 Hours) |
Number of Terminations | 28 |
ECCN Code | 3A991.A.2 |
Terminal Finish | Matte Tin (Sn) |
HTS Code | 8542.31.00.01 |
Subcategory | Microcontrollers |
Technology | CMOS |
Terminal Position | DUAL |
Terminal Form | GULL WING |
Peak Reflow Temperature (Cel) | 260 |
Supply Voltage | 3.3V |
Terminal Pitch | 1.27mm |
Time@Peak Reflow Temperature-Max (s) | 40 |
Base Part Number | MC56F8006 |
JESD-30 Code | R-PDSO-G28 |
Qualification Status | Not Qualified |
Supply Voltage-Max (Vsup) | 3.6V |
Power Supplies | 3.3V |
Supply Voltage-Min (Vsup) | 1.8V |
Oscillator Type | Internal |
Number of I/O | 23 |
Speed | 32MHz |
RAM Size | 1K x 16 |
Voltage - Supply (Vcc/Vdd) | 1.8V~3.6V |
uPs/uCs/Peripheral ICs Type | MICROCONTROLLER |
Core Processor | 56800E |
Peripherals | LVD, POR, PWM, WDT |
Clock Frequency | 64MHz |
Program Memory Type | FLASH |
Core Size | 16-Bit |
Program Memory Size | 16KB 8K x 16 |
Connectivity | I2C, LINbus, SCI, SPI |
Bit Size | 16 |
Data Converter | A/D 15x12b |
Has ADC | YES |
DMA Channels | YES |
PWM Channels | YES |
DAC Channels | NO |
ROM (words) | 16384 |
Height Seated (Max) | 2.65mm |
Length | 17.925mm |
Width | 7.5mm |
RoHS Status | ROHS3 Compliant |
The MC56F8006VWL is a Digital Signal Controller. With three execution units working in parallel and a dual Harvard-style architecture, the 56800E core supports up to six operations per instruction cycle. The streamlined instruction set and MCU-style programming approach make it simple to create efficient, compact DSP and control programs. The instruction set is also very effective for C compilers, allowing for quick construction of control applications that are optimized.
Program execution via internal memories is supported by the 56F8006/56F8002. Each instruction cycle can access two data operands from the on-chip data RAM. Depending on the peripheral arrangement, the 56F8006/56F8002 additionally provides up to 40 general-purpose input/output (GPIO) lines.
Four internal data buses
Instruction set supports DSP and controller functions
Controller-style addressing modes and instructions for compact code
Efficient C compiler and local variable support
Software subroutine and interrupt stack with depth limited only by memory
JTAG/enhanced on-chip emulation (EOnCE) for unobtrusive, processor speed–independent, real-time debugging
Parallel instruction set with unique DSP addressing modes
Hardware DO and REP loops
Three internal address buses
Efficient 16-bit 56800E family digital signal controller (DSC) engine with dual Harvard architecture
As many as 32 million instructions per second (MIPS) at 32 MHz core frequency
155 basic instructions in conjunction with up to 20 address modes
Single-cycle 16*16-bit parallel multiplier-accumulator (MAC)
Four 36-bit accumulators, including extension bits
32-bit arithmetic and logic multi-bit shifter
Motor control (ACIM, BLDC, PMSM, SR, and stepper)
Handheld power tools
Arc detection
Medical device/equipment
Instrumentation
Lighting ballast
Industrial control
Home appliances
Smart sensors
Fire and security systems
Switched-mode power supply and power management
Power metering