Parameters |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-SOIC (0.209, 5.30mm Width) |
Number of Pins |
20 |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Published |
2014 |
Series |
74LVX |
JESD-609 Code |
e4 |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
3 (168 Hours) |
Number of Terminations |
20 |
Type |
D-Type |
Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
Subcategory |
FF/Latches |
Packing Method |
RAIL |
Technology |
CMOS |
Voltage - Supply |
2V~3.6V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
NOT SPECIFIED |
Supply Voltage |
2.7V |
Reach Compliance Code |
unknown |
Time@Peak Reflow Temperature-Max (s) |
NOT SPECIFIED |
Base Part Number |
74LVX574 |
Function |
Standard |
Qualification Status |
Not Qualified |
Output Type |
Tri-State, Non-Inverted |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Supply Voltage-Min (Vsup) |
2V |
Number of Circuits |
8 |
Load Capacitance |
50pF |
Number of Ports |
2 |
Number of Bits |
8 |
Clock Frequency |
75MHz |
Propagation Delay |
18 ns |
Turn On Delay Time |
8.5 ns |
Family |
LV/LV-A/LVX/H |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
4μA |
Current - Output High, Low |
4mA 4mA |
Max I(ol) |
0.004 A |
Max Propagation Delay @ V, Max CL |
16.7ns @ 3.3V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
4pF |
Number of Output Lines |
3 |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
45000000Hz |
Height Seated (Max) |
2.05mm |
Width |
5.275mm |
RoHS Status |
Non-RoHS Compliant |
Lead Free |
Contains Lead |
MC74LVX574M Overview
In the form of 20-SOIC (0.209, 5.30mm Width), it has been packaged. As part of the package Tube, it is embedded. It is configured with Tri-State, Non-Invertedas an output. In the configuration of the trigger, Positive Edgeis used. There is an electrical part that is mounted in the way of Surface Mount. A supply voltage of 2V~3.6V is required for operation. Temperature is set to -40°C~85°C TA. Logic flip flops of this type are classified as D-Type. JK flip flop is a part of the 74LVXseries of FPGAs. Its output frequency should not exceed 75MHz Hz. In total, there are 1 elements. As a result, it consumes 4μA of quiescent current without being affected by external factors. Terminations are 20. It is a member of the 74LVX574 family. Power is provided by a 2.7V supply. This T flip flop has a capacitance of 4pF farads at the input. Devices in the LV/LV-A/LVX/Hfamily are electronic devices. It is mounted in the way of Surface Mount. A total of 20pins are provided on this board. This device's clock edge trigger type is Positive Edge. This device is part of the FF/Latchesbase part number family. It is designed with a number of bits of 8. It is imperative that the supply voltage (Vsup) is maintained above 2Vin order to ensure normal operation. In order to achieve its superior flexibility, 8 circuits are used. As a result of its reliability, this D flip flop is ideally suited for RAIL. A total of 2ports are embedded in the D flip flop. It operates with 3 output lines.
MC74LVX574M Features
Tube package
74LVX series
20 pins
8 Bits
MC74LVX574M Applications
There are a lot of ON Semiconductor MC74LVX574M Flip Flops applications.
- Safety Clamp
- Bus hold
- ESCC
- Counters
- Individual Asynchronous Resets
- Single Up Count-Control Line
- Latch
- Data Synchronizers
- Data storage
- Shift Registers