Parameters |
Time@Peak Reflow Temperature-Max (s) |
NOT SPECIFIED |
Base Part Number |
74ALVCH162820 |
Function |
Standard |
Number of Outputs |
20 |
Qualification Status |
Not Qualified |
Output Type |
Tri-State, Non-Inverted |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Number of Circuits |
2 |
Load Capacitance |
50pF |
Number of Ports |
2 |
Output Current |
12mA |
Clock Frequency |
150MHz |
Propagation Delay |
6.2 ns |
Turn On Delay Time |
1 ns |
Family |
ALVC/VCX/A |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
40μA |
Current - Output High, Low |
12mA 12mA |
Number of Bits per Element |
10 |
Max Propagation Delay @ V, Max CL |
5.4ns @ 3.3V, 30pF |
Prop. Delay@Nom-Sup |
5.4 ns |
Trigger Type |
Positive Edge |
Input Capacitance |
3.5pF |
Number of Output Lines |
3 |
Clock Edge Trigger Type |
Positive Edge |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
56-TFSOP (0.240, 6.10mm Width) |
Number of Pins |
56 |
Weight |
252.792698mg |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Cut Tape (CT) |
Series |
74ALVCH |
Part Status |
Obsolete |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
56 |
Type |
D-Type |
Subcategory |
FF/Latches |
Packing Method |
TAPE AND REEL |
Technology |
CMOS |
Voltage - Supply |
1.65V~3.6V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
NOT SPECIFIED |
Supply Voltage |
1.8V |
Terminal Pitch |
0.5mm |
SN74ALVCH162820GR Overview
56-TFSOP (0.240, 6.10mm Width)is the packaging method. D flip flop is embedded in the Cut Tape (CT) package. It is configured with Tri-State, Non-Invertedas an output. This trigger is configured to use Positive Edge. This electronic part is mounted in the way of Surface Mount. With a supply voltage of 1.65V~3.6V volts, it operates. It is at -40°C~85°C TAdegrees Celsius that the system is operating. D-Typedescribes this flip flop. The 74ALVCHseries comprises this type of FPGA. A frequency of 150MHzshould be the maximum output frequency. The list contains 1 elements. It consumes 40μA of quiescent Currently, there are 56 terminations. D latch belongs to the 74ALVCH162820 family. The power source is powered by 1.8V. JK flip flop input capacitance is 3.5pF farads. It is a member of the ALVC/VCX/Afamily of D flip flop. It is mounted by the way of Surface Mount. With its 56pins, it is designed to work with most electronic flip flops. In this device, the clock edge trigger type is Positive Edge. This RS flip flops is a part number FF/Latches. Its flexibility is enhanced by 2 circuits. Due to its reliability, this T flip flop is well suited for TAPE AND REEL. A total of 2ports are embedded in the D flip flop. In addition to its maximum design flexibility, the output current of the T flip flop is 12mA. To operate, the chip has a total of 3 output lines.
SN74ALVCH162820GR Features
Cut Tape (CT) package
74ALVCH series
56 pins
SN74ALVCH162820GR Applications
There are a lot of Texas Instruments SN74ALVCH162820GR Flip Flops applications.
- Individual Asynchronous Resets
- Modulo – n – counter
- Latch
- Communications
- Cold spare funcion
- Storage Registers
- Load Control
- Bus hold
- Registers
- High Performance Logic for test systems