Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 3 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
SOT-553 |
Number of Pins |
5 |
Weight |
2.806603mg |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tape & Reel (TR) |
Series |
74AUP |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
5 |
ECCN Code |
EAR99 |
Type |
D-Type |
Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
Subcategory |
FF/Latches |
Packing Method |
TR |
Technology |
CMOS |
Voltage - Supply |
0.8V~3.6V |
Terminal Position |
DUAL |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
1.2V |
Base Part Number |
74AUP1G79 |
Function |
Standard |
Output Type |
Non-Inverted |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
3.6V |
Supply Voltage-Min (Vsup) |
0.8V |
Number of Circuits |
1 |
Load Capacitance |
30pF |
Output Current |
4mA |
Number of Bits |
1 |
Clock Frequency |
266MHz |
Propagation Delay |
24 ns |
Turn On Delay Time |
3 ns |
Family |
AUP/ULP/V |
Current - Quiescent (Iq) |
500nA |
Output Characteristics |
3-STATE |
Current - Output High, Low |
4mA 4mA |
Max I(ol) |
0.004 A |
Max Propagation Delay @ V, Max CL |
5.8ns @ 3.3V, 30pF |
Trigger Type |
Positive Edge |
Input Capacitance |
1.5pF |
Power Supply Current-Max (ICC) |
0.0009mA |
fmax-Min |
260 MHz |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
220000000Hz |
Height |
600μm |
Length |
1.6mm |
Width |
1.2mm |
Thickness |
550μm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
SN74AUP1G79DRLR Overview
In the form of SOT-553, it has been packaged. D flip flop is embedded in the Tape & Reel (TR) package. There is a Non-Invertedoutput configured with it. This trigger uses the value Positive Edge. This electronic part is mounted in the way of Surface Mount. The JK flip flop operates at 0.8V~3.6Vvolts. In this case, the operating temperature is -40°C~85°C TA. D-Typeis the type of this D latch. The FPGA belongs to the 74AUP series. You should not exceed 266MHzin the output frequency of the device. It consumes 500nA of quiescent current without being affected by external factors. Currently, there are 5 terminations. This D latch belongs to the family of 74AUP1G79. A voltage of 1.2V is used to power it. The input capacitance of this T flip flop is 1.5pF farads, which is defined as the capacitance between the input terminals of an op amp with either input grounded. In terms of electronic devices, this device belongs to the AUP/ULP/Vfamily of devices. It is mounted by the way of Surface Mount. This board is designed with 5pins on it. It has a clock edge trigger type of Positive Edge. This part is included in FF/Latches. An electronic part with 1bits has been designed. It reaches 3.6Vwhen the maximum supply voltage (Vsup) is applied. It is imperative that the supply voltage (Vsup) is maintained above 0.8Vin order to ensure normal operation. To achieve this superior flexibility, 1 circuits are used. On the basis of its reliable performance, this D flip flop is well suited for use with TR. In addition to its maximum design flexibility, the output current of the T flip flop is 4mA.
SN74AUP1G79DRLR Features
Tape & Reel (TR) package
74AUP series
5 pins
1 Bits
SN74AUP1G79DRLR Applications
There are a lot of Texas Instruments SN74AUP1G79DRLR Flip Flops applications.
- Dynamic threshold performance
- Memory
- Storage Registers
- Shift registers
- Balanced Propagation Delays
- Supports Live Insertion
- Functionally equivalent to the MC10/100EL29
- ESD performance
- Safety Clamp
- Computers