Parameters |
Number of Pins |
20 |
Weight |
500.709277mg |
Operating Temperature |
0°C~70°C TA |
Packaging |
Cut Tape (CT) |
Series |
74LS |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
20 |
ECCN Code |
EAR99 |
Type |
D-Type |
Subcategory |
FF/Latches |
Packing Method |
TR |
Technology |
TTL |
Voltage - Supply |
4.75V~5.25V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
5V |
Base Part Number |
74LS374 |
Function |
Standard |
Output Type |
Tri-State, Non-Inverted |
Operating Supply Voltage |
5V |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Power Supplies |
5V |
Number of Circuits |
8 |
Load Capacitance |
45pF |
Number of Ports |
2 |
Output Current |
24mA |
Number of Bits |
8 |
Clock Frequency |
50MHz |
Propagation Delay |
28 ns |
Turn On Delay Time |
20 ns |
Family |
LS |
Logic Function |
D-Type, Latch |
Current - Quiescent (Iq) |
40mA |
Current - Output High, Low |
2.6mA 24mA |
Max I(ol) |
0.024 A |
Max Propagation Delay @ V, Max CL |
28ns @ 5V, 45pF |
Trigger Type |
Positive Edge |
Power Supply Current-Max (ICC) |
40mA |
Number of Input Lines |
3 |
Count Direction |
UNIDIRECTIONAL |
Clock Edge Trigger Type |
Positive Edge |
Height |
2.65mm |
Length |
12.8mm |
Width |
7.5mm |
Thickness |
2.35mm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 5 days ago) |
Contact Plating |
Gold |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-SOIC (0.295, 7.50mm Width) |
SN74LS374DWR Overview
20-SOIC (0.295, 7.50mm Width)is the packaging method. The Cut Tape (CT)package contains it. It is configured with Tri-State, Non-Invertedas an output. The trigger configured with it uses Positive Edge. Surface Mountmounts this electrical part. The JK flip flop operates with an input voltage of 4.75V~5.25V volts. 0°C~70°C TAis the operating temperature. D-Typeis the type of this D latch. JK flip flop is a part of the 74LSseries of FPGAs. Its output frequency should not exceed 50MHz. In total, it contains 1 elements. As a result, it consumes 40mA quiescent current. A total of 20 terminations have been made. This D latch belongs to the family of 74LS374. The D flip flop is powered by a voltage of 5V . A device of this type belongs to the family of LS. There is an electronic part mounted in the way of Surface Mount. It is designed with 20 pins. There is a clock edge trigger type of Positive Edgeon this device. This device is part of the FF/Latchesbase part number family. There are 8bits in this flip flop. The superior flexibility of this product is achieved by using 8 circuits. This D flip flop is well suited for TR based on its reliable performance. A total of 5V power supplies are needed to run it. The flip flop has 2embedded ports. The supply voltage should be maintained at 5V for high efficiency. With an output current of 24mA, this device offers maximum design flexibility. The number of input lines is 3.
SN74LS374DWR Features
Cut Tape (CT) package
74LS series
20 pins
8 Bits
5V power supplies
SN74LS374DWR Applications
There are a lot of Texas Instruments SN74LS374DWR Flip Flops applications.
- Reduced system switching noise
- Power down protection
- Test & Measurement
- Matched Rise and Fall
- Modulo – n – counter
- Counters
- Data Synchronizers
- Patented noise
- EMI reduction circuitry
- Event Detectors