Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 2 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-SOIC (0.295, 7.50mm Width) |
Number of Pins |
20 |
Weight |
500.709277mg |
Operating Temperature |
-40°C~85°C TA |
Packaging |
Tube |
Series |
74LV |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
20 |
ECCN Code |
EAR99 |
Type |
D-Type |
Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
Subcategory |
FF/Latches |
Technology |
CMOS |
Voltage - Supply |
2V~5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
2.5V |
Base Part Number |
74LV374 |
Function |
Standard |
Output Type |
Tri-State, Non-Inverted |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
3.3V |
Supply Voltage-Min (Vsup) |
2V |
Number of Circuits |
8 |
Load Capacitance |
50pF |
Number of Ports |
2 |
Output Current |
16mA |
Number of Bits |
8 |
Clock Frequency |
170MHz |
Propagation Delay |
19.3 ns |
Turn On Delay Time |
4.9 ns |
Family |
LV/LV-A/LVX/H |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
20μA |
Output Characteristics |
3-STATE |
Current - Output High, Low |
16mA 16mA |
Max Propagation Delay @ V, Max CL |
10.1ns @ 5V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
2.9pF |
Number of Input Lines |
2 |
Count Direction |
UNIDIRECTIONAL |
Clock Edge Trigger Type |
Positive Edge |
Translation |
N/A |
Max Frequency@Nom-Sup |
50000000Hz |
Height |
2.65mm |
Length |
12.8mm |
Width |
7.5mm |
Thickness |
2.35mm |
Radiation Hardening |
No |
REACH SVHC |
No SVHC |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
SN74LV374ADW Overview
The flip flop is packaged in 20-SOIC (0.295, 7.50mm Width). The package Tubecontains it. In the configuration, Tri-State, Non-Invertedis used as the output. JK flip flop uses Positive Edgeas the trigger. It is mounted in the way of Surface Mount. The JK flip flop operates at 2V~5.5Vvolts. It is operating at -40°C~85°C TA. It belongs to the type D-Typeof flip flops. It belongs to the 74LVseries of FPGAs. In order for it to function properly, its output frequency should not exceed 170MHz. D latch consists of 1 elements. Despite external influences, it consumes 20μAof quiescent current. A total of 20 terminations have been made. If you search by 74LV374, you will find similar parts. The D flip flop is powered by a voltage of 2.5V . Its input capacitance is 2.9pFfarads. In terms of electronic devices, this device belongs to the LV/LV-A/LVX/Hfamily of devices. There is an electronic component mounted in the way of Surface Mount. The electronic flip flop is designed with pins 20. This device has the clock edge trigger type of Positive Edge. There is a base part number FF/Latchesfor the RS flip flops. This flip flop is designed with 8 Bits. In this case, the maximum supply voltage (Vsup) reaches 5.5V. Normal operation requires a supply voltage (Vsup) above 2V. Using 8 circuits, it is highly flexible. An electrical current of 3.3V volts is applied to it. There are 2 ports embedded in the flip flops. In addition to its maximum design flexibility, the output current of the T flip flop is 16mA. The number of input lines is 2.
SN74LV374ADW Features
Tube package
74LV series
20 pins
8 Bits
3.3V power supplies
SN74LV374ADW Applications
There are a lot of Texas Instruments SN74LV374ADW Flip Flops applications.
- Functionally equivalent to the MC10/100EL29
- ESD performance
- Circuit Design
- Data transfer
- Modulo – n – counter
- Safety Clamp
- Data storage
- Frequency Dividers
- CMOS Process
- Automotive