Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 3 days ago) |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
14-TSSOP (0.173, 4.40mm Width) |
Number of Pins |
14 |
Weight |
57.209338mg |
Operating Temperature |
-40°C~125°C TA |
Packaging |
Tape & Reel (TR) |
Series |
74LV |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
14 |
Termination |
SMD/SMT |
ECCN Code |
EAR99 |
Type |
D-Type |
Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
Subcategory |
FF/Latches |
Packing Method |
TR |
Technology |
CMOS |
Voltage - Supply |
2V~5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
2.5V |
Time@Peak Reflow Temperature-Max (s) |
NOT SPECIFIED |
Base Part Number |
74LV74 |
Function |
Set(Preset) and Reset |
Qualification Status |
Not Qualified |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
3.3V |
Supply Voltage-Min (Vsup) |
2V |
Number of Circuits |
2 |
Load Capacitance |
50pF |
Output Current |
12mA |
Clock Frequency |
140MHz |
Propagation Delay |
20 ns |
Turn On Delay Time |
9.8 ns |
Family |
LV/LV-A/LVX/H |
Logic Function |
AND, D-Type, Flip-Flop |
Current - Quiescent (Iq) |
20μA |
Current - Output High, Low |
12mA 12mA |
Number of Bits per Element |
1 |
Max Propagation Delay @ V, Max CL |
9.3ns @ 5V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
2pF |
Clock Edge Trigger Type |
Positive Edge |
Max Frequency@Nom-Sup |
45000000Hz |
Height |
1.2mm |
Length |
5mm |
Width |
4.4mm |
Thickness |
1mm |
REACH SVHC |
No SVHC |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
SN74LV74APWT Overview
The package is in the form of 14-TSSOP (0.173, 4.40mm Width). You can find it in the Tape & Reel (TR)package. Currently, the output is configured to use Differential. It is configured with a trigger that uses Positive Edge. There is an electric part mounted in the way of Surface Mount. The JK flip flop operates at a voltage of 2V~5.5V. It is operating at a temperature of -40°C~125°C TA. It belongs to the type D-Typeof flip flops. JK flip flop is a part of the 74LVseries of FPGAs. A frequency of 140MHzshould be the maximum output frequency. As a result, it consumes 20μA of quiescent current without being affected by external factors. The number of terminations is 14. D latch belongs to the 74LV74 family. Power is supplied from a voltage of 2.5V volts. The input capacitance of this T flip flop is 2pF farads, which is defined as the capacitance between the input terminals of an op amp with either input grounded. This D flip flop belongs to the family of LV/LV-A/LVX/H. This electronic part is mounted in the way of Surface Mount. There are 14pins on it. Its clock edge trigger type is Positive Edge. There is a FF/Latchesbase part number assigned to the RS flip flops. It reaches the maximum supply voltage (Vsup) at 5.5V. Normal operation requires a supply voltage (Vsup) above 2V. Despite its superior flexibility, it relies on 2 circuits to achieve it. In light of its reliable performance, this T flip flop is well suited for TR. It runs on 3.3Vvolts of power. As a result of its output current of 12mA, it is very flexible in terms of design.
SN74LV74APWT Features
Tape & Reel (TR) package
74LV series
14 pins
3.3V power supplies
SN74LV74APWT Applications
There are a lot of Texas Instruments SN74LV74APWT Flip Flops applications.
- Common Clocks
- Registers
- Power down protection
- Guaranteed simultaneous switching noise level
- CMOS Process
- Event Detectors
- Storage Registers
- Data transfer
- Automotive
- Balanced Propagation Delays