Parameters |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 1 week ago) |
Contact Plating |
Gold |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
8-VFSOP (0.091, 2.30mm Width) |
Number of Pins |
8 |
Weight |
9.610488mg |
Operating Temperature |
-40°C~125°C TA |
Packaging |
Tape & Reel (TR) |
Series |
74LVC |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
8 |
ECCN Code |
EAR99 |
Type |
D-Type |
Subcategory |
FF/Latches |
Packing Method |
TR |
Technology |
CMOS |
Voltage - Supply |
1.65V~5.5V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
1.8V |
Terminal Pitch |
0.5mm |
Base Part Number |
74LVC2G74 |
Function |
Set(Preset) and Reset |
Output Type |
Differential |
Polarity |
Non-Inverting |
Supply Voltage-Max (Vsup) |
5.5V |
Power Supplies |
3.3V |
Number of Circuits |
1 |
Number of Bits |
1 |
Clock Frequency |
200MHz |
Propagation Delay |
6.2 ns |
Quiescent Current |
10μA |
Turn On Delay Time |
4.1 ns |
Family |
LVC/LCX/Z |
Logic Function |
AND, D-Type |
Output Characteristics |
3-STATE |
Current - Output High, Low |
32mA 32mA |
Number of Gates |
2 |
Max Propagation Delay @ V, Max CL |
4.4ns @ 5V, 50pF |
Prop. Delay@Nom-Sup |
5.9 ns |
Trigger Type |
Positive Edge |
Input Capacitance |
5pF |
Clock Edge Trigger Type |
Positive Edge |
Height |
900μm |
Length |
2.3mm |
Width |
2mm |
Thickness |
850μm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
SN74LVC2G74DCURG4 Overview
The package is in the form of 8-VFSOP (0.091, 2.30mm Width). You can find it in the Tape & Reel (TR)package. In the configuration, Differentialis used as the output. This trigger uses the value Positive Edge. Surface Mountis occupied by this electronic component. The JK flip flop operates with an input voltage of 1.65V~5.5V volts. The operating temperature is -40°C~125°C TA. The type of this D latch is D-Type. It is a type of FPGA belonging to the 74LVC series. It should not exceed 200MHzin its output frequency. The number of terminations is 8. D latch belongs to the 74LVC2G74 family. Power is provided by a 1.8V supply. The input capacitance of this JK flip flopis 5pF farads. A device of this type belongs to the family of LVC/LCX/Z. This electronic part is mounted in the way of Surface Mount. As you can see from the design, it has pins with 8. Edge triggering is a type of triggering that allows a circuit to become active at the positive edge or the negative edge of the clock signal. The clock edge trigger type of this device is Positive Edge. This device has the base part number FF/Latches. 1bits are used in its design. As soon as Vsup reaches 5.5V, the maximum supply voltage is reached. The superior flexibility of this circuit is achieved by using 1 circuits. In view of its reliability, this D flip flop is a good fit for TR. The D latch operates on 3.3V volts. There is 10μA quiescent current consumption by it. It is composed of 2 gates as its basic building block.
SN74LVC2G74DCURG4 Features
Tape & Reel (TR) package
74LVC series
8 pins
1 Bits
3.3V power supplies
2 gates
SN74LVC2G74DCURG4 Applications
There are a lot of Texas Instruments SN74LVC2G74DCURG4 Flip Flops applications.
- CMOS Process
- Memory
- Load Control
- ESD protection
- Cold spare funcion
- Data Synchronizers
- Storage Registers
- Divide a clock signal by 2 or 4
- Buffered Clock
- ATE