Parameters |
Mount |
Surface Mount |
Mounting Type |
Surface Mount |
Package / Case |
20-SSOP (0.209, 5.30mm Width) |
Number of Pins |
20 |
Weight |
156.687814mg |
Operating Temperature |
-40°C~125°C TA |
Packaging |
Tape & Reel (TR) |
Series |
74LVC |
JESD-609 Code |
e4 |
Pbfree Code |
yes |
Part Status |
Active |
Moisture Sensitivity Level (MSL) |
1 (Unlimited) |
Number of Terminations |
20 |
ECCN Code |
EAR99 |
Type |
D-Type |
Terminal Finish |
Nickel/Palladium/Gold (Ni/Pd/Au) |
Subcategory |
FF/Latches |
Packing Method |
TR |
Technology |
CMOS |
Voltage - Supply |
1.65V~3.6V |
Terminal Position |
DUAL |
Terminal Form |
GULL WING |
Peak Reflow Temperature (Cel) |
260 |
Supply Voltage |
1.8V |
Terminal Pitch |
0.65mm |
Base Part Number |
74LVC574 |
Function |
Standard |
Output Type |
Tri-State, Non-Inverted |
Number of Elements |
1 |
Polarity |
Non-Inverting |
Number of Circuits |
8 |
Load Capacitance |
50pF |
Number of Ports |
2 |
Output Current |
24mA |
Number of Bits |
8 |
Clock Frequency |
150MHz |
Propagation Delay |
7.8 ns |
Turn On Delay Time |
7 ns |
Family |
LVC/LCX/Z |
Logic Function |
D-Type, Flip-Flop |
Current - Quiescent (Iq) |
10μA |
Current - Output High, Low |
24mA 24mA |
Max I(ol) |
0.024 A |
Max Propagation Delay @ V, Max CL |
6.8ns @ 3.3V, 50pF |
Trigger Type |
Positive Edge |
Input Capacitance |
4pF |
Number of Input Lines |
3 |
Count Direction |
UNIDIRECTIONAL |
Clock Edge Trigger Type |
Positive Edge |
Height |
2mm |
Length |
7.2mm |
Width |
5.3mm |
Thickness |
1.95mm |
Radiation Hardening |
No |
RoHS Status |
ROHS3 Compliant |
Lead Free |
Lead Free |
Factory Lead Time |
1 Week |
Lifecycle Status |
ACTIVE (Last Updated: 3 days ago) |
SN74LVC574ADBR Overview
20-SSOP (0.209, 5.30mm Width)is the packaging method. There is an embedded version in the package Tape & Reel (TR). As configured, the output uses Tri-State, Non-Inverted. JK flip flop uses Positive Edgeas the trigger. Surface Mountis in the way of this electric part. Powered by a 1.65V~3.6Vvolt supply, it operates as follows. It is operating at a temperature of -40°C~125°C TA. This logic flip flop is classified as type D-Type. FPGAs belonging to the 74LVCseries contain this type of chip. Its output frequency should not exceed 150MHz Hz. D latch consists of 1 elements. As a result, it consumes 10μA quiescent current and is not affected by external forces. There are 20 terminations, which are the practice of ending a transmission line with a device that matches the characteristic impedance of the line. This D latch belongs to the family of 74LVC574. A voltage of 1.8V provides power to the D latch. The input capacitance of this JK flip flopis 4pF farads. An electronic device belonging to the family LVC/LCX/Zcan be found here. It is mounted in the way of Surface Mount. A total of 20pins are provided on this board. A Positive Edgeclock edge trigger is used in this device. This part is included in FF/Latches. There are 8bits in its design. Using 8 circuits, it is highly flexible. This D flip flop is well suited for TR based on its reliable performance. This D flip flop is equipped with 0 ports. The output current of 24mA makes it feature maximum design flexibility. As of now, there are 3input lines.
SN74LVC574ADBR Features
Tape & Reel (TR) package
74LVC series
20 pins
8 Bits
SN74LVC574ADBR Applications
There are a lot of Texas Instruments SN74LVC574ADBR Flip Flops applications.
- Individual Asynchronous Resets
- Synchronous counter
- Buffered Clock
- Safety Clamp
- Shift Registers
- Power down protection
- Count Modes
- Guaranteed simultaneous switching noise level
- Bounce elimination switch
- Consumer